Dual 160 MHz Rail-to-Rail Amplifier

## FEATURES

Single AD8041 and Quad AD8044 also Available
Fully Specified at $+3 \mathrm{~V},+5 \mathrm{~V}$, and $\pm 5 \mathrm{~V}$ Supplies
Output Swings to Within 30 mV of Either Rail
Input Voltage Range Extends 200 mV Below Ground
No Phase Reversal with Inputs 0.5 V Beyond Supplies
Low Power of 5.2 mA per Amplifier
High Speed and Fast Settling on 5 V :
$160 \mathrm{MHz}-3 \mathrm{~dB}$ Bandwidth ( $\mathrm{G}=+1$ )
200 V/ $\mu \mathrm{s}$ Slew Rate
39 ns Settling Time to 0.1\%
Good Video Specifications ( $\mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{G}=+2$ )
Gain Flatness of 0.1 dB to 14 MHz
0.02\% Differential Gain Error
$0.04{ }^{\circ}$ Differential Phase Error
Low Distortion
-64 dBc Worst Harmonic @ 10 MHz
Drives 50 mA 0.5 V from Supply Rails

## APPLICATIONS

Video Switchers
Distribution Amplifiers
A/D Driver
Professional Cameras
CCD Imaging Systems
Ultrasound Equipment (Multichannel)

## PRODUCT DESCRIPTION

The AD8042 is a low power voltage feedback, high speed amplifier designed to operate on $+3 \mathrm{~V},+5 \mathrm{~V}$, or $\pm 5 \mathrm{~V}$ supplies. It has true single supply capability with an input voltage range extending 200 mV below the negative rail and within 1 V of the positive rail.


Figure 1. Output Swing: Gain $=-1, V_{S}=+5 \mathrm{~V}$

## CONNECTION DIAGRAM 8-Lead Plastic DIP and SOIC



The output voltage swing extends to within 30 mV of each rail, providing the maximum output dynamic range. Additionally, it features gain flatness of 0.1 dB to 14 MHz while offering differential gain and phase error of $0.04 \%$ and $0.06^{\circ}$ on a single 5 V supply. This makes the AD8042 useful for professional video electronics such as cameras, video switchers, or any high speed portable equipment. The AD8042's low distortion and fast settling make it ideal for buffering single supply, high speed A/D converters.
The AD8042 offers low power supply current of 12 mA max and can run on a single 3.3 V power supply. These features are ideally suited for portable and battery-powered applications where size and power are critical.
The wide bandwidth of 160 MHz along with $200 \mathrm{~V} / \mu \mathrm{s}$ of slew rate on a single 5 V supply make the AD8042 useful in many generalpurpose, high speed applications where single supplies from 3.3 V to 12 V and dual power supplies of up to $\pm 6 \mathrm{~V}$ are needed. The AD8042 is available in 8-lead plastic DIP and SOIC.


Figure 2. Frequency Response

## AD8042-SPECIFICATIONS

$\left(@ T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega\right.$ to 2.5 V , unless otherwise noted.)


[^0]
## SPEG|FIGMTIUNS (@ $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to 1.5 V , unless otherwise noted.)

| Parameter | Conditions | Min | $\begin{aligned} & \text { AD8042 } \\ & \text { Typ } \end{aligned}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth, $\mathrm{V}_{\mathrm{O}}<0.5 \mathrm{~V}$ p-p <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Full Power Response <br> Settling Time to $1 \%$ <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{G}=+1 \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{R}_{\mathrm{F}}=200 \Omega \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step } \\ & \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=1 \mathrm{~V} \text { Step } \end{aligned}$ | $\begin{aligned} & 120 \\ & 120 \end{aligned}$ | $\begin{aligned} & 140 \\ & 11 \\ & 170 \\ & 25 \\ & 30 \\ & 45 \end{aligned}$ |  | MHz <br> MHz <br> V/us <br> MHz <br> ns <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Total Harmonic Distortion <br> Input Voltage Noise <br> Input Current Noise <br> Differential Gain Error (NTSC, 100 IRE) <br> Differential Phase Error (NTSC, 100 IRE) <br> Worst-Case Crosstalk | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p, } \mathrm{G}=-1, \mathrm{R}_{\mathrm{L}}=100 \Omega \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 1.5 \mathrm{~V} \text {, Input } \mathrm{V}_{\mathrm{CM}}=1 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=75 \Omega \text { to } 1.5 \mathrm{~V} \text {, Input } \mathrm{V}_{\mathrm{CM}}=1 \mathrm{~V} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to } 1.5 \mathrm{~V} \text {, Input } \mathrm{V}_{\mathrm{CM}}=1 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=75 \Omega \text { to } 1.5 \mathrm{~V} \text {, Input } \mathrm{V}_{\mathrm{CM}}=1 \mathrm{~V} \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } 1.5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & -56 \\ & 16 \\ & 500 \\ & 0.10 \\ & 0.10 \\ & 0.12 \\ & 0.27 \\ & -68 \end{aligned}$ |  | dB <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{fA} / \sqrt{\mathrm{Hz}}$ <br> \% <br> \% <br> Degrees <br> Degrees <br> dB |
| DC PERFORMANCE <br> Input Offset Voltage <br> Offset Drift <br> Input Bias Current <br> Input Offset Current Open-Loop Gain | $\begin{aligned} & \mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\mathrm{MAX}} \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\mathrm{MAX}} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{~T}_{\mathrm{MIN}} \text { to } \mathrm{T}_{\mathrm{MAX}} \end{aligned}$ | 90 | $\begin{aligned} & 3 \\ & \\ & 12 \\ & 1.2 \\ & 0.2 \\ & 0 \\ & 100 \\ & 90 \end{aligned}$ | $\begin{aligned} & 9 \\ & 12 \\ & \\ & 3.2 \\ & 4.8 \\ & 0.6 \end{aligned}$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ to 1.5 V | 66 | $\begin{aligned} & 300 \\ & 1.5 \\ & -0.2 \text { to }+2 \\ & 74 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Voltage Swing: <br> Output Voltage Swing: <br> Output Current <br> Short-Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \text { to } 1.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to } 1.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=50 \Omega \text { to } 1.5 \mathrm{~V} \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX, }}, \mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} \text { to } 2.5 \mathrm{~V} \\ & \text { Sourcing } \\ & \text { Sinking } \\ & \mathrm{G}=+1 \end{aligned}$ | $\begin{array}{\|l\|l\|} \hline 0.1 \text { to } 2.9 \\ 0.3 \text { to } 2.6 \end{array}$ | $\begin{aligned} & 0.03 \text { to } 2.97 \\ & 0.05 \text { to } 2.95 \\ & 0.25 \text { to } 2.65 \\ & 50 \\ & 50 \\ & 70 \\ & 17 \end{aligned}$ |  | V <br> V <br> V <br> mA <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range Quiescent Current (Per Amplifier) Power Supply Rejection Ratio | $\mathrm{V}_{\text {S- }}=0 \mathrm{~V}$ to -1 V , or $\mathrm{V}_{\text {S+ }}=+3 \mathrm{~V}$ to +4 V | $\begin{array}{\|l} 3 \\ 68 \end{array}$ | $5.5$ $80$ | $\begin{aligned} & 12 \\ & 6.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |
| OPERATING TEMPERATURE RANGE |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

[^1]SPECIFICATIONS
$\left(@ T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega\right.$ to 0 V , unless otherwise noted.)


Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$



## MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the AD8042 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic-approximately $150^{\circ} \mathrm{C}$. Exceeding this limit temporarily may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package.
Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period can result in device failure.

While the AD8042 is internally short-circuit protected, this may not be sufficient to guarantee that the maximum junction temperature $\left(150^{\circ} \mathrm{C}\right)$ is not exceeded under all conditions. To ensure proper operation, it is necessary to observe the maximum power derating curves.


Figure 3. Maximum Power Dissipation vs. Temperature

## ORDERING GUIDE

| Model | Temperature <br> Range | Package <br> Description | Package <br> Option |
| :--- | :--- | :--- | :--- |
| AD8042AN | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead DIP | N-8 |
| AD8042AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | SO-8 |
| AD8042AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC 13" REEL | SO-8 |
| AD8042AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC 7" REEL | SO-8 |
| AD8042ARZ* | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | SO-8 |
| AD8042ARZ-REEL* | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC 13" REEL | SO-8 |
| AD8042ARZ-REEL7* | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC 7" REEL | SO-8 |
| AD8042ACHIPS |  | DIE |  |

$$
{ }^{*} \mathrm{Z}=\mathrm{Pb} \text {-free part }
$$

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as $4,000 \mathrm{~V}$ readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8042 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


TPC 1. Typical Distribution of $V_{O S}$


TPC 2. V ${ }_{O S}$ Drift Over $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$


TPC 3. $I_{B}$ vs. Temperature


TPC 4. Open-Loop Gain vs. $R_{L}$ to 2.5 V


TPC 5. Open-Loop Gain vs. Temperature


TPC 6. Open-Loop Gain vs. Output Voltage


TPC 7. Input Voltage Noise vs. Frequency


TPC 8. Total Harmonic Distortion


TPC 9. Worst Harmonic vs. Output Voltage


TPC 10. Differential Gain and Phase Errors


TPC 11. 0.1 dB Gain Flatness


TPC 12. Open-Loop Gain and Phase vs. Frequency


TPC 13. Closed-Loop Frequency Response vs. Temperature


TPC 14. Closed-Loop Frequency Response vs. Supply


TPC 15. Output Resistance vs. Frequency


TPC 16. Settling Time


TPC 17. CMRR vs. Frequency


TPC 18. Output Saturation Voltage vs. Load Current


TPC 19. Supply Current vs. Temperature


TPC 20. PSRR vs. Frequency


TPC 21. Output Voltage Swing vs. Frequency


TPC 22. \% Overshoot vs. Load Capacitance


TPC 23. Frequency Response vs. Closed-Loop Gain


TPC 24. Crosstalk (Output-to-Output) vs. Frequency


TPC 25a. Output Swing with Load Reference to Supply Midpoint


TPC 25b. Output Swing with Load Reference to Negative to Supply


TPC 26. One Volt Pulse Response, $V_{S}=+5 \mathrm{~V}$


TPC 27. 100 mV Pulse Response, $V_{S}=+5 \mathrm{~V}$


TPC 28. Rail-to-Rail Output Swing, $V_{S}=+3 V$


TPC 29. 100 mV Pulse Response, $V_{S}=+3 \mathrm{~V}$

## OVERDRIVE RECOVERY

Overdrive of an amplifier occurs when the output and/or input range are exceeded. The amplifier must recover from this overdrive condition. As shown in Figure 4, the AD8042 recovers within 30 ns from negative overdrive and within 25 ns from positive overdrive.


Figure 4. Overdrive Recovery

## CIRCUIT DESCRIPTION

The AD8042 is fabricated on Analog Devices' proprietary eXtra-Fast Complementary Bipolar (XFCB) process which enables the construction of PNP and NPN transistors with similar $\mathrm{f}_{\mathrm{T}}$ in the 2 GHz to 4 GHz region. The process is dielectrically isolated to eliminate the parasitic and latch-up problems caused by junction isolation. These features allow the construction of high frequency, low distortion amplifiers with low supply currents. This design uses a differential output input stage to maximize bandwidth and headroom (see Figure 5). The smaller signal swings required on the first stage outputs (nodes S1P, S 1 N ) reduce the effect of nonlinear currents due to junction capacitances and improve the distortion performance. With this design harmonic distortion of better than $-77 \mathrm{~dB} @ 1 \mathrm{MHz}$ into $100 \Omega$ with $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p $($ Gain $=+2)$ on a single 5 V supply is achieved.


Figure 5. AD8042 Simplified Schematic
The AD8042's rail-to-rail output range is provided by a complementary common-emitter output stage. High output drive capability is provided by injecting all output stage predriver currents directly into the bases of the output devices Q8 and Q36.

Biasing of Q8 and Q36 is accomplished by I8 and I5, along with a common-mode feedback loop (not shown). This circuit topology allows the AD8042 to drive 40 mA of output current with the outputs within 0.5 V of the supply rails.
On the input side, the device can handle voltages from 0.2 V below the negative rail to within 1.2 V of the positive rail. Exceeding these values will not cause phase reversal; however, the input ESD devices will begin to conduct if the input voltages exceed the rails by greater than 0.5 V .

## DRIVING CAPACITIVE LOADS

The capacitive load drive of the AD8042 can be increased by adding a low valued resistor in series with the load. Figure 6 shows the effects of a series resistor on capacitive drive for varying voltage gains. As the closed-loop gain is increased, the larger phase margin allows for larger capacitive loads with less overshoot. Adding a series resistor with lower closed-loop gains accomplishes this same effect. For large capacitive loads, the frequency response of the amplifier will be dominated by the roll-off of the series resistor and capacitive load.


Figure 6. Capacitive Load Drive vs. Closed-Loop Gain

## Single-Supply Composite Video Line Driver

The two op amps of an AD8042 can be configured as a singlesupply dual line driver for composite video. The wide signal swing of the AD8042 enables this function to be performed without using any type of clamping or dc restore circuit which can cause signal distortion.
Figure 7 shows a schematic for a circuit that is driven by a single composite video source that is ac coupled, level shifted and applied to both + inputs of the two amplifiers. Each op amp provides a separate $75 \Omega$ composite video output. To obtain single-supply operation, ac coupling is used throughout. The large capacitor values are required to ensure that there is minimal tilting of the video signals due to their low frequency $(30 \mathrm{~Hz})$ signal content. The circuit shown was measured to have a differential gain of $0.06 \%$ and a differential phase of $0.06^{\circ}$.
The input is terminated in $75 \Omega$ and ac coupled via $\mathrm{C}_{\mathrm{IN}}$ to a voltage divider that provides the dc bias point to the input. Setting the optimal bias point requires some understanding of the nature of composite video signals and the video performance of the AD8042.


Figure 7. Single-Supply Composite Video Line Driver Using AD8042

Signals of bounded peak-to-peak amplitude that vary in duty cycle require larger dynamic swing capability than their peak-topeak amplitude after ac coupling. As a worst case, the dynamic signal swing required will approach twice the peak-to-peak value. The two bounding cases are for a duty cycle that is mostly low, but occasionally goes high at a fraction of a percent duty cycle and vice versa.
Composite video is not quite this demanding. One bounding extreme is for a signal that is mostly black for an entire frame, but has a white (full intensity), minimum width spike at least once per frame.
The other extreme is for a video signal that is full white everywhere. The blanking intervals and sync tips of such a signal will have negative going excursions in compliance with composite video specifications. The combination of horizontal and vertical blanking intervals limit such a signal to being at its highest level (white) for only about $75 \%$ of the time.
As a result of the duty cycle variations between the two extremes presented above, a 1 V p-p composite video signal that is multiplied by a gain of two requires about $3.2 \mathrm{~V} \mathrm{p-p}$ of dynamic voltage swing at the output for an op amp to pass a composite video signal of arbitrary duty cycle without distortion.
Some circuits use a sync tip clamp along with ac coupling to hold the sync tips at a relatively constant level in order to lower the amount of dynamic signal swing required. However, these circuits can have artifacts like sync tip compression unless they are driven by sources with very low output impedance.
The AD8042 not only has ample signal swing capability to handle the dynamic range required without using a sync tip clamp, but also has good video specifications like differential gain and differential phase when buffering these signals in an ac-coupled configuration.

To test this, the differential gain and differential phase were measured for the AD8042 while the supplies were varied. As the lower supply is raised to approach the video signal, the first effect to be observed is that the sync tips become compressed before the differential gain and differential phase are adversely affected. Thus, there must be adequate swing in the negative direction to pass the sync tips without compression.
As the upper supply is lowered to approach the video, the differential gain and differential phase were not significantly adversely affected until the difference between the peak video output and the supply reached 0.6 V . Thus, the highest video level should be kept at least 0.6 V below the positive supply rail.
Taking the above into account, it was found that the optimal point to bias the noninverting input is at 2.2 V dc . Operating at this point, the worst-case differential gain is measured at $0.06 \%$ and the worst-case differential phase is $0.06^{\circ}$.
The ac-coupling capacitors used in the circuit at first glance appear quite large. A composite video signal has a lower frequency band edge of 30 Hz . The resistances at the various ac coupling points-especially at the output-are quite small. In order to minimize phase shifts and baseline tilt, the large value capacitors are required. For video system performance that is not to be of the highest quality, the value of these capacitors can be reduced by a factor of up to five with only a slightly observable change in the picture quality.

## Single-Ended-to-Differential Driver

Using a cross-coupled single-ended-to-differential converter, the AD8042 makes a good general purpose differential line driver. This can be used for applications such as driving category 5 twisted pair wire which is becoming common for data communications in buildings. Figure 8 shows a configuration for a circuit that performs this function that can be used for video transmission over a differential pair or various data communication purposes.


Figure 8. Single-Ended-to-Differential Twisted Pair Line Driver

Each of the AD8042's op amps is configured as a unity gain follower by the feedback resistors $\left(\mathrm{R}_{\mathrm{A}}\right)$. Each op amp output also drives the other as a unity gain inverter via the two $R_{B S}$, creating a totally symmetrical circuit.
If the + input to Amp 2 is grounded and a small positive signal is applied to the + input of Amp 1, the output of Amp 1 will be driven to saturation in the positive direction and the input of Amp 2 driven to saturation in the negative direction. This is similar to the way a conventional op amp behaves without any feedback.
If a resistor $\left(\mathrm{R}_{\mathrm{F}}\right)$ is connected from the output of Amp 2 to the + input of Amp 1, negative feedback is provided which closes the loop. An input resistor $\left(\mathrm{R}_{\mathrm{I}}\right)$ will make the circuit look like a conventional inverting op amp configuration with differential outputs.
The gain of this circuit from input to either output will be $\pm \mathrm{R}_{\mathrm{F}} /$ $R_{I}$. Or the single-ended-to-differential gain will be $2 \times R_{F} / R_{I}$. This gives the circuit the advantage of being able to adjust its gain by changing a single resistor.
The cable has a characteristic impedance of about $120 \Omega$. Each driver output is back terminated with a pair of $60.4 \Omega$ resistors to make the source look like $120 \Omega$. The receive end is terminated with $121 \Omega$, and the signal is measured differentially with a pair of scope probes. One channel on the oscilloscope is inverted and then the signals are added.
The scope photo in Figure 9 shows a $10 \mathrm{MHz}, 2 \mathrm{~V}$ p-p input signal driving the circuit with 50 m of category 5 twisted pair wire.


Figure 9. Differential Driver Frequency Response

## Single-Supply Differential A/D Driver

The single-ended-to-differential converter circuit is also useful as a differential driver for video speed, single-ended, differential input A/D converters. Figure 10 is a schematic that shows such a circuit differentially driving an AD9220, a 12-bit, 10-MSPS A/D converter.


Figure 10. AD8042 Differential Driver for the AD9220 12-Bit, 10-MSPS A/D Converter

The circuit was tested with a 1 MHz input signal and clocked at 10 MHz . An FFT response of the digital output is shown in Figure 11.
Pin 5 is biased at 2.5 V by the voltage divider and bypassed. This biases each output at $2.5 \mathrm{~V} . \mathrm{V}_{\text {IN }}$ is ac coupled such that $\mathrm{V}_{\text {IN }}$ going positive makes $V_{I N} A$ go positive and $V_{I N} B$ go in the negative direction. The opposite happens for a negative going $\mathrm{V}_{\mathrm{IN}}$.


Figure 11. FFT of AD9220 Output When Driven by AD8042

## AD8042

## HDSL Line Driver

HDSL or high-bit-rate digital subscriber line is becoming popular as a means to provide data communication at DS1 rates (1.544 MBPS) over moderate distances via conventional telephone twisted pair wires. In these systems, the transceiver at the customer's end is sometimes powered via the twisted pair from a power source at the central office. It is sometimes required to raise the dc voltage of the power source to compensate for IR drops in long lines or lines with narrow gauge wires.
Because of this, it is highly desirable to keep the power consumption of the customer's transceiver as low as possible. One means to realize significant power savings is to run the transceiver from $\mathrm{a} \pm 5 \mathrm{~V}$ supply instead of the more conventional $\pm 12 \mathrm{~V}$.
The high output swing and current drive capability of the AD8042 make it ideally suited to this application. Figure 12 shows a circuit for the analog portion of an HDSL transceiver using the AD 8042 as the line driver.


Figure 12. HDSL Line Driver

## LAYOUT CONSIDERATIONS

The specified high speed performance of the AD8042 requires careful attention to board layout and component selection. Proper RF design techniques and low-pass parasitic component selection are necessary.
The PCB should have a ground plane covering all unused portions of the component side of the board to provide a low impedance path. The ground plane should be removed from the area near the input pins to reduce the stray capacitance.
Chip capacitors should be used for the supply bypassing. One end should be connected to the ground plane and the other within $1 / 8$ inch of each power pin. An additional large ( $0.47 \mu \mathrm{~F}-10 \mu \mathrm{~F}$ ) tantalum electrolytic capacitor should be connected in parallel, but not necessarily so close, to supply current for fast, large signal changes at the output.

The feedback resistor should be located close to the inverting input pin in order to keep the stray capacitance at this node to a minimum. Capacitance variations of less than 1 pF at the inverting input will significantly affect high speed performance.
Stripline design techniques should be used for long signal traces (greater than about one inch). These should be designed with a characteristic impedance of $50 \Omega$ or $75 \Omega$ and be properly terminated at each end.

## OUTLINE DIMENSIONS

8-Lead Plastic Dual In-Line Package [PDIP]
( $\mathrm{N}-8$ )
Dimensions shown in inches and (millimeters)


## 8-Lead Standard Small Outline Package [SOIC] <br> (R-8)

Dimensions shown in millimeters and (inches)


CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FO
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

## Revision History

Location
Page
8/04-Data Sheet changed from REV. B to REV. C.
Changes to ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Changes to OUTLINE DIMENSIONS ....................................................... . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
7/02-Data Sheet changed from REV. A to REV. B.
Changes to SPECIFICATIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2


[^0]:    Specifications subject to change without notice.

[^1]:    Specifications subject to change without notice.

