## Precision, Dual-Channel Instrumentation Amplifier

## FEATURES

Two channels in small $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP
Gain set with 1 resistor per amplifier ( $G=1$ to $\mathbf{1 0 , 0 0 0}$ )
Low noise
$8 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ at 1 kHz
$0.25 \mu \mathrm{~V}$ p-p ( 0.1 Hz to 10 Hz )
High accuracy dc performance (B grade)
$60 \mu \mathrm{~V}$ maximum input offset voltage
$0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum input offset drift
1.0 nA maximum input bias current

126 dB minimum CMRR ( $\mathrm{G}=100$ )
Excellent ac performance
140 kHz bandwidth $(\mathbf{G}=100)$
$13 \mu \mathrm{~s}$ settling time to $0.001 \%$
Differential output option (single channel)
Fully specified
Adjustable common-mode output
Supply range: $\pm \mathbf{2 . 3} \mathrm{V}$ to $\pm \mathbf{1 8} \mathrm{V}$
APPLICATIONS
Multichannel data acquisition for
ECG and medical instrumentation
Industrial process controls
Wheatstone bridge sensors
Differential drives for
High resolution input ADCs
Remote sensors

## FUNCTIONAL BLOCK DIAGRAM



Table 1. Instrumentation Amplifiers by Category ${ }^{1}$

| General <br> Purpose | Zero <br> Drift | Military <br> Grade | Low <br> Power | High Speed <br> PGA |
| :--- | :--- | :--- | :--- | :--- |
| AD8220 | AD8231 | AD620 | AD8235 | AD8250 |
| AD8221 | AD8290 | AD621 | AD8236 | AD8251 |
| AD8222 | AD8293 | AD524 | AD627 | AD8253 |
| AD8224 | AD8553 | AD526 | AD623 |  |
| AD8228 | AD8556 | AD624 | AD8223 |  |
| AD8295 | AD8557 |  | AD8226 |  |
|  |  |  | AD8227 |  |

${ }^{1}$ See www.analog.com for the latest selection of instrumentation amplifiers.

The AD8222 maintains a minimum CMRR of 80 dB to 4 kHz for all grades at $\mathrm{G}=1$. High CMRR over frequency allows the AD8222 to reject wideband interference and line harmonics, greatly simplifying filter requirements. The AD8222 also has a typical CMRR drift over temperature of just $0.07 \mu \mathrm{~V} / \mathrm{V} /{ }^{\circ} \mathrm{C}$ at $\mathrm{G}=1$.

The AD8222 operates on both single and dual supplies and only requires 2.2 mA maximum supply current for both amplifiers. It is specified over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ and is fully RoHS compliant.

For a single-channel version, see the AD8221.

## AD8222

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
Functional Block Diagram .....  1
General Description ..... 1
Revision History ..... 2
Specifications .....  3
Absolute Maximum Ratings ..... 6
Thermal Resistance ..... 6
ESD Caution .....  6
Pin Configuration and Function Descriptions .....  7
Typical Performance Characteristics ..... 8
Theory of Operation ..... 15
Amplifier Architecture ..... 15
Gain Selection ..... 15
Reference Terminal ..... 16
REVISION HISTORY
2/10—Rev. 0 to Rev. A
Added LFCSP_VQ, CP-16-13 Package Universal
Changes to Features Section and Table 1 .....  1
Changed $V_{\text {IN }+}$ to $V_{+ \text {IN }}, V_{\text {IN }-}$ to $V_{-I N}$, and $T$ to $T_{A}$ Throughout.. ..... 3
Change to Reference Input Parameter, Table 2 ..... 4
Changed Output Short-Circuit Current to Output Short-Circuit Duration, Table 5 .....  .6
Changes to Thermal Resistance Section and Table 6 ..... 6
Changes to Figure 2 ..... 7
Changes to Figure 19 ..... 10
Changes to Figure 43 ..... 14
Package Considerations ..... 16
Layout ..... 16
Input Bias Current Return Path ..... 17
Input Protection ..... 18
RF Interference ..... 18
Common-Mode Input Voltage Range ..... 18
Applications Information ..... 19
Differential Output ..... 19
Driving a Differential Input ADC ..... 20
Precision Strain Gage ..... 20
Driving Cabling ..... 21
Outline Dimensions ..... 22
Ordering Guide ..... 23
Changes to Reference Terminal Section, Figure 45, and Package Considerations Section. ..... 16
Deleted Thermal Pad Section ..... 16
Added Package Without Thermal Pad and Package with Thermal Pad Sections ..... 16
Changes to Figure 46 ..... 17
Deleted Solder Wash Section ..... 17
Changes to RFI and Antialising Filter Section ..... 20
Updated Outline Dimensions ..... 22
Changes to Ordering Guide ..... 23
7/06—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.
Table 2. Single-Ended and Differential ${ }^{1}$ Output Configuration


## AD8222

| Parameter | Conditions | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| REFERENCE INPUT |  |  |  |  |  |  |  |  |
| RiN |  |  | 20 |  |  | 20 |  | $\mathrm{k} \Omega$ |
| In | $\mathrm{V}_{+ \text {IN }}, \mathrm{V}_{-1 \mathrm{I}}, \mathrm{V}_{\text {REF }}=0 \mathrm{~V}$ |  | 50 | 60 |  | 50 | 60 | $\mu \mathrm{A}$ |
| Voltage Range |  | -Vs |  | $+\mathrm{V}_{\text {s }}$ | -Vs |  | +V ${ }_{\text {s }}$ | V |
| Reference Gain to Output |  |  | 1 |  |  | 1 |  | V/V |
| Reference Gain Error |  |  | 0.01 |  |  | 0.01 |  | \% |
| GAIN | $\mathrm{G}=1+\left(49.4 \mathrm{k} \Omega / \mathrm{R}_{\mathrm{G}}\right)$ |  |  |  |  |  |  |  |
| Gain Range |  | 1 |  | 10000 | 1 |  | 10000 | V/V |
| Gain Error | Vout $\pm 10 \mathrm{~V}$ |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  |  | 0.05 |  |  | 0.02 | \% |
| $\mathrm{G}=10$ |  |  |  | 0.3 |  |  | 0.15 | \% |
| $\mathrm{G}=100$ |  |  |  | 0.3 |  |  | 0.15 | \% |
| $\mathrm{G}=1000$ |  |  |  | 0.3 |  |  | 0.15 | \% |
| Gain Nonlinearity | $V_{\text {OUT }}=-10 \mathrm{~V}$ to +10 V |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 3 | 10 |  | 1 | 5 | ppm |
| $\mathrm{G}=10$ |  |  | 7 | 20 |  | 7 | 20 | ppm |
| $\mathrm{G}=100$ |  |  | 7 | 20 |  | 7 | 20 | ppm |
| Gain vs. Temperature |  |  |  |  |  |  |  |  |
| $G=1$ |  |  | 3 | 10 |  | 2 | 5 | ppm $/{ }^{\circ} \mathrm{C}$ |
| $\mathrm{G}>1^{2}$ |  |  |  | -50 |  |  | -50 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| INPUT |  |  |  |  |  |  |  |  |
| Input Impedance |  |  |  |  |  |  |  |  |
| Differential |  |  | 100\||2 |  |  | 100\||2 |  | $\mathrm{G} \Omega \\| \mathrm{pF}$ |
| Common Mode |  |  | 100\||2 |  |  | 100\||2 |  | $\mathrm{G} \Omega \\| \mathrm{pF}$ |
| Input Operating Voltage Range ${ }^{3}$ | $\mathrm{V}_{\mathrm{S}}= \pm 2.3 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ | $-\mathrm{V}_{\mathrm{s}}+1.9$ |  | + $\mathrm{V}_{5}-1.1$ | $-V_{s}+1.9$ |  | + $\mathrm{V}_{\text {s }}-1.1$ | V |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-\mathrm{V}_{s}+2.0$ |  | $+\mathrm{V}_{5}-1.2$ | $-\mathrm{V}_{s}+2.0$ |  | $+\mathrm{V}_{5}-1.2$ | V |
| Input Operating Voltage Range ${ }^{3}$ | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $-\mathrm{V}_{\mathrm{s}}+1.9$ |  | $+\mathrm{V}_{\text {s }}-1.2$ | $-\mathrm{V}_{s}+1.9$ |  | $+\mathrm{V}_{\text {S }}-1.2$ | V |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-\mathrm{V}_{\mathrm{s}}+2.0$ |  | $+\mathrm{V}_{\text {s }}-1.2$ | - $\mathrm{V}_{\mathrm{s}}+2.0$ |  | $+\mathrm{V}_{\mathrm{s}}-1.2$ | V |
| OUTPUT | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ |  |  |  |  |  |  |  |
| Output Swing | $\mathrm{V}_{\mathrm{s}}= \pm 2.3 \mathrm{~V}$ to $\pm 5 \mathrm{~V}$ | $-V_{s}+1.1$ |  | $+\mathrm{V}_{5}-1.2$ | $-V_{s}+1.1$ |  | +V $\mathrm{V}_{\text {s }}-1.2$ | V |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-V_{s}+1.4$ |  | $+\mathrm{V}_{5}-1.3$ | $-V_{s}+1.4$ |  | $+V_{s}-1.3$ | V |
| Output Swing | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $-V_{s}+1.2$ |  | $+\mathrm{V}_{5}-1.4$ | $-V_{s}+1.2$ |  | $+V_{s}-1.4$ | V |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-V_{s}+1.6$ |  | $+\mathrm{V}_{\mathrm{s}}-1.5$ | $-V_{s}+1.6$ |  | $+\mathrm{V}_{\mathrm{s}}-1.5$ | V |
| Short-Circuit Current |  |  | 18 |  |  | 18 |  | mA |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Operating Range | $\mathrm{V}_{\mathrm{s}}= \pm 2.3 \mathrm{~V}$ to $\pm 18 \mathrm{~V}$ | $\pm 2.3$ |  | $\pm 18$ | $\pm 2.3$ |  | $\pm 18$ | V |
| Quiescent Current (per Amplifier) |  |  | 0.9 | 1.1 |  | 0.9 | 1.1 | mA |
| Over Temperature | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | 1 | 1.2 |  | 1 | 1.2 | mA |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| Specified Performance |  | -40 |  | +85 | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
| Operational ${ }^{4}$ |  | -40 |  | +125 | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

[^0]$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$, unless otherwise noted.
Table 3. Single-Ended Output Configuration-Dynamic Performance (Both Amplifiers)

| Parameter | Conditions | A Grade |  |  | B Grade |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| DYNAMIC RESPONSE |  |  |  |  |  |  |  |  |
| Small Signal -3 dB Bandwidth |  |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ |  |  | 1200 |  |  | 1200 |  | kHz |
| $\mathrm{G}=10$ |  |  | 750 |  |  | 750 |  | kHz |
| $\mathrm{G}=100$ |  |  | 140 |  |  | 140 |  | kHz |
| $\mathrm{G}=1000$ |  |  | 15 |  |  | 15 |  | kHz |
| Settling Time 0.01\% | 10 V step |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ to 100 |  |  | 10 |  |  | 10 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 80 |  |  | 80 |  | $\mu \mathrm{s}$ |
| Settling Time 0.001\% | 10 V step |  |  |  |  |  |  |  |
| $\mathrm{G}=1$ to 100 |  |  | 13 |  |  | 13 |  | $\mu \mathrm{s}$ |
| $\mathrm{G}=1000$ |  |  | 110 |  |  | 110 |  | $\mu \mathrm{s}$ |
| Slew Rate | $\mathrm{G}=1$ | 1.5 | 2 |  | 1.5 | 2 |  | $\mathrm{V} / \mathrm{\mu s}$ |
|  | $\mathrm{G}=5$ to 1000 | 2 | 2.5 |  | 2 | 2.5 |  | V/ $/ \mathrm{s}$ |

Table 4. Differential Output Configuration ${ }^{1}$-Dynamic Performance

| Parameter | Conditions | MinA Grade <br> Typ | Max | Min | B Grade <br> Typ | Max |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | Unit

${ }^{1}$ Refers to differential configuration shown in Figure 49.

## ABSOLUTE MAXIMUM RATINGS

Table 5.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| Output Short-Circuit Current Duration | Indefinite |
| Input Voltage (Common Mode) | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Differential Input Voltage | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+130^{\circ} \mathrm{C}$ |
| Operational Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Package Glass Transition Temperature $\left(\mathrm{T}_{\mathrm{G}}\right)$ | $130^{\circ} \mathrm{C}$ |
| ESD |  |
| $\quad$ Human Body Model | 1 kV |
| $\quad$ Charge Device Model | 1 kV |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

## THERMAL RESISTANCE

Table 6.

| Package | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| CP-16-19: LFCSP Without Thermal Pad | 86 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| CP-16-13: LFCSP with Thermal Pad | 48 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

The $\theta_{\text {IA }}$ values in Table 6 assume a 4-layer JEDEC standard board. For the LFCSP with thermal pad, it is assumed that the thermal pad is soldered to a landing on the PCB board, with the landing thermally connected to a heat dissipating power plane.
$\theta_{\mathrm{JC}}$ at the exposed pad is $4.4^{\circ} \mathrm{C} / \mathrm{W}$.

## Maximum Power Dissipation

The maximum safe power dissipation for the AD8222 is limited by the associated rise in junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) on the die. At approximately $130^{\circ} \mathrm{C}$, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the amplifiers. Exceeding a temperature of $130^{\circ} \mathrm{C}$ for an extended period can result in a loss of functionality.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

Table 7. Pin Function Descriptions

| Pin No | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | - IN1 | Negative Input In-Amp 1 |
| 2 | RG1 | Gain Resistor In-Amp 1 |
| 3 | RG1 | Gain Resistor In-Amp 1 |
| 4 | + IN1 | Positive Input In-Amp 1 |
| 5 | + V $_{s}$ | Positive Supply |
| 6 | REF1 | Reference Adjust In-Amp 1 |
| 7 | REF2 | Reference Adjust In-Amp 2 |
| 8 | - V $_{s}$ | Negative Supply |
| 9 | + IN2 | Positive Input In-Amp 2 |
| 10 | RG2 | Gain Resistor In-Amp 2 |
| 11 | RG2 | Gain Resistor In-Amp 2 |
| 12 | - IN2 | Negative Input In-Amp 2 |
| 13 | - V $_{s}$ | Negative Supply |
| 14 | OUT2 | Output In-Amp 2 |
| 15 | OUT1 | Output In-Amp 1 |
| 16 | $+V_{s}$ | Positive Supply |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. Typical Distribution for $\operatorname{CMRR}(G=1)$


Figure 4. Typical Distribution of Input Offset Voltage


Figure 5. Typical Distribution of Input Bias Current


Figure 6. Typical Distribution of Input Offset Current


Figure 7. Input Common-Mode Range vs. Output Voltage, $G=1$


Figure 8. Input Common-Mode Range vs. Output Voltage, $G=100$


Figure 9. I IBAS Vs. Common-Mode Voltage


Figure 10. Change in Input Offset Voltage vs. Warm-Up Time


Figure 11. Input Bias Current and Offset Current vs. Temperature


Figure 12. Positive PSRR vs. Frequency, RTI ( $G=1$ to 1000)


Figure 13. Negative PSRR vs. Frequency, RTI $(G=1$ to 1000$)$


Figure 14. Total Drift vs. Source Resistance

## AD8222



Figure 15. Gain vs. Frequency


Figure 16. CMRR vs. Frequency, RTI


Figure 17. CMRR vs. Frequency, RTI, $1 \mathrm{k} \Omega$ Source Imbalance


Figure 18. $\triangle C M R$ vs. Temperature, $G=1$


Figure 19. Input Voltage Limit vs. Supply Voltage, $G=1$


Figure 20. Output Voltage Swing vs. Supply Voltage, $G=1$


Figure 21. Output Voltage Swing vs. Load Resistance


Figure 22. Output Voltage Swing vs. Output Current, $G=1$


Figure 23. Gain Nonlinearity, $G=1$


Figure 24. Gain Nonlinearity, $G=100$


Figure 25. Voltage Noise Spectral Density vs. Frequency ( $G=1$ to 1000)


Figure 26. 0.1 Hz to 10 Hz RTI Voltage Noise ( $G=1$ )


Figure 27. 0.1 Hz to 10 Hz RTI Voltage Noise $(G=1000)$


Figure 28. Current Noise Spectral Density vs. Frequency


Figure 29. 0.1 Hz to 10 Hz Current Noise


Figure 30. Large Signal Frequency Response


Figure 31. Large Signal Pulse Response and Settling Time $(G=1)$


Figure 32. Large Signal Pulse Response and Settling $(G=10)$


Figure 33. Large Signal Pulse Response and Settling Time $(G=100)$


Figure 34. Large Signal Pulse Response and Settling Time $(G=1000)$


Figure 35. Small Signal Response, $G=1, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 36. Small Signal Response, $G=10, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 37. Small Signal Response, $G=100, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 38. Small Signal Response, $G=1000, R_{L}=2 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$


Figure 39. Settling Time vs. Step Size $(G=1)$


Figure 40. Settling Time vs. Gain for a 10 V Step


Figure 41. Channel Separation vs. Frequency, $R_{L}=2 k \Omega$, Source Channel at $G=1$


Figure 42. Differential Output Configuration: Gain vs. Frequency


Figure 43. Differential Output Configuration: Output Balance vs. Frequency

## THEORY OF OPERATION



## AMPLIFIER ARCHITECTURE

The two instrumentation amplifiers of the AD8222 are based on the classic 3 -op-amp topology. Figure 44 shows a simplified schematic of one of the amplifiers. The input transistors, Q1 and Q2, are biased at a fixed current. Any differential input signal forces the output voltages of A1 and A2 to change so that the differential voltage also appears across $\mathrm{R}_{\mathrm{G}}$. The current that flows through $\mathrm{R}_{\mathrm{G}}$ must also flow through R 1 and R 2 , resulting in a precisely amplified version of the differential input signal between the outputs of A1 and A2. Topologically, Q1 + A1 + R1 and $\mathrm{Q} 2+\mathrm{A} 2+\mathrm{R} 2$ can be viewed as precision current feedback amplifiers. The common-mode signal and the amplified differential signal are applied to a difference amplifier that rejects the common-mode voltage. The difference amplifier employs innovations that result in low output offset voltage as well as low output offset voltage drift.

Because the input amplifiers employ a current feedback architecture, the gain-bandwidth product of the AD8222 increases with gain, resulting in a system that does not suffer from the expected bandwidth loss of voltage feedback architectures at higher gains.

The transfer function of the AD8222 is

$$
V_{\text {OUT }}=G\left(V_{+I N}-V_{-I N}\right)+V_{\text {REF }}
$$

## GAIN SELECTION

Placing a resistor across the $\mathrm{R}_{\mathrm{G}}$ terminals sets the gain of the AD8222, which can be calculated by referring to Table 8 or by using the following gain equation:

$$
R_{G}=\frac{49.4 \mathrm{k} \Omega}{G-1}
$$

Table 8. Gains Achieved Using 1\% Resistors

| $\mathbf{1 \%}$ Standard Table Value of $\mathbf{R}_{\mathbf{G}}(\boldsymbol{\Omega})$ | Calculated Gain |
| :--- | :--- |
| 49.9 k | 1.990 |
| 12.4 k | 4.984 |
| 5.49 k | 9.998 |
| 2.61 k | 19.93 |
| 1.00 k | 50.40 |
| 499 | 100.0 |
| 249 | 199.4 |
| 100 | 495.0 |
| 49.9 | 991.0 |

The AD8222 defaults to $\mathrm{G}=1$ when no gain resistor is used. The tolerance and gain drift of the $\mathrm{R}_{\mathrm{G}}$ resistor should be added to the AD8222's specifications to determine the total gain accuracy of the system. When the gain resistor is not used, gain error and gain drift are kept to a minimum.
where:

$$
G \quad 1+=\frac{49.4 \mathrm{k} \Omega}{R_{G}}
$$

## REFERENCE TERMINAL

The output voltage of an AD8222 channel is developed with respect to the potential on the corresponding reference terminal. Typically the reference terminal is connected to ground, but it can also be driven with a voltage to offset the output signal. For example, connect a voltage to the reference terminal to levelshift the output so that the AD8222 can drive a single-supply ADC. Both REF1 and REF2 are protected with ESD diodes and should not exceed either $+\mathrm{V}_{s}$ or $-\mathrm{V}_{s}$ by more than 0.3 V .

For best performance, source impedance to a reference terminal should be kept below $1 \Omega$. As shown in Figure 44, the reference terminal is at one end of a $10 \mathrm{k} \Omega$ resistor. Additional impedance at the reference terminal adds to this $10 \mathrm{k} \Omega$ resistor and results in amplification of the signal connected to the positive input. The amplification from the additional $R_{\text {REF }}$ can be computed by

$$
\frac{2\left(10 \mathrm{k} \Omega+R_{R E F}\right)}{20 \mathrm{k} \Omega+R_{R E F}}
$$

Only the positive signal path is amplified; the negative path is unaffected. This uneven amplification degrades the amplifier's CMRR.


Figure 45. Driving the Reference Pin

## PACKAGE CONSIDERATIONS

The AD8222 comes in a $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP. Beware of blindly copying the footprint from another $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ LFCSP part; the landing pattern may be different. Refer to the Outline Dimensions section to verify that the PCB symbol has the correct dimensions.

The AD8222 comes in two package varieties, both with and without a thermal pad.

## Package Without Thermal Pad

The AD8222 ships with a package that does not include a thermal pad; it is the preferred package for the AD8222. Unlike chip scale packages where the pad limits routing capability, the AD8222 package allows routes and vias directly underneath the chip, so that the full space savings of the small LFCSP can be realized.

Although the package has no metal in the center of the part, the manufacturing process does leave a very small section of exposed metal at each of the package corners, shown in Figure 55 in the

Outline Dimensions section. This metal is connected to -Vs through the part. Because of a possibility of a short, vias should not be placed underneath this exposed metal.

## Package with Thermal Pad

This package is included primarily for legacy reasons. Because the AD8222 dissipates so little power, there is little need for the thermal pad.

The thermal pad is connected internally to -Vs. The pad can either be left unsoldered, soldered to an otherwise unconnected PCB landing, or soldered to a landing connected to the negative supply rail $\left(-\mathrm{V}_{\mathrm{s}}\right)$. If pin compatibility with the AD8224 is desired, the pad should not be electrically connected to any net, including - $\mathrm{V}_{\mathrm{s}}$.

The solder process can leave flux and other contaminants on the board. When these contaminants are between the AD8222 leads and thermal pad, they can create leakage paths that are larger than the AD8222's bias currents. A thorough washing process removes these contaminants and restores the AD8222's excellent bias current performance.

## LAYOUT

The AD8222 is a high precision device. To ensure optimum performance at the PC board level, care must be taken in the design of the board layout. The AD8222 pinout is arranged in a logical manner to aid in this task.

## Common-Mode Rejection Over Frequency

The AD8222 has a higher CMRR over frequency than typical in-amps, which gives it greater immunity to disturbances, such as line noise and its associated harmonics. A well-implemented layout is required to maintain this high performance. Input source impedances should be matched closely. Source resistance should be placed close to the inputs so that it interacts with as little parasitic capacitance as possible.

Parasitics at the RGx pins can also affect CMRR over frequency. The PCB should be laid out so that the parasitic capacitances at each pin match. Traces from the gain setting resistor to the RGx pins should be kept short to minimize parasitic inductance.

## Reference

Errors introduced at the reference terminal feed directly to the output. Care should be taken to tie REF to the appropriate local ground.

## Power Supplies

A stable dc voltage should be used to power the instrumentation amplifier. Noise on the supply pins can adversely affect performance.

The AD8222 has two positive supply pins (Pin 5 and Pin 16) and two negative supply pins (Pin 8 and Pin 13). Although the part functions with only one pin from each supply pair connected,
both pins should be connected for specified performance and optimum reliability.

The AD8222 should be decoupled with $0.1 \mu \mathrm{~F}$ bypass capacitors, one for each supply. The positive supply decoupling capacitor should be placed near Pin 16, and the negative supply decoupling capacitor should be placed near Pin 8. Each supply should also be decoupled with a $10 \mu \mathrm{~F}$ tantalum capacitor. The tantalum capacitor can be placed further away from the AD8222 and can generally be shared by other precision integrated circuits. Figure 46 shows an example layout.


Figure 46. Example Layout

## INPUT BIAS CURRENT RETURN PATH

The input bias current of the AD8222 must have a return path to common. When the source, such as a thermocouple, cannot provide a return current path, one should be created, as shown in Figure 47.


## INPUT PROTECTION

All terminals of the AD8222 are protected against ESD ( 1 kV , human body model). In addition, the input structure allows for dc overload conditions of about 2.5 V beyond the supplies.

## Input Voltages Beyond the Rails

For larger input voltages, an external resistor should be used in series with each input to limit current during overload conditions. The AD8222 can safely handle a continuous 6 mA current. The limiting resistor can be computed from

$$
R_{L I M I T} \geq \frac{V_{I N}-V_{S U P P L Y}}{6 \mathrm{~mA}}-400 \Omega
$$

For applications in which the AD8222 encounters extreme overload voltages, such as cardiac defibrillators, external series resistors and low leakage diode clamps, such as the BAV199L, the FJH1100, or the SP720, should be used.

## Differential Input Voltages at High Gains

When operating at high gain, large differential input voltages can cause more than 6 mA of current to flow into the inputs. This condition occurs when the differential voltage exceeds the following critical voltage:

$$
V_{\text {CRITICAL }}=\left(400+R_{G}\right) \times(6 \mathrm{~mA})
$$

This is true for differential voltages of either polarity.
The maximum allowed differential voltage can be increased by adding an input protection resistor in series with each input. The value of each protection resistor should be

$$
R_{\text {PROTECT }}=\left(V_{\text {DIFF_MAX }}-V_{\text {CRITICAL }}\right) / 6 \mathrm{~mA}
$$

## RF INTERFERENCE

RF rectification is often a problem when amplifiers are used in applications where there are strong RF signals. The disturbance can appear as a small dc offset voltage. High frequency signals can be filtered with a low-pass, RC network placed at the input of the instrumentation amplifier, as shown in Figure 48. The filter limits the input signal bandwidth according to the following relationship:

$$
\begin{aligned}
& \text { FilterFreqDiff }=\frac{1}{2 \quad R\left(2 C_{D}+\AA C C\right)} \\
& \text { FilterFreqCM }=\frac{1}{2 \quad R \times \bigwedge_{C}}
\end{aligned}
$$

where $C_{D} \geq 10 C_{c}$.


Figure 48. RFI Suppression
Figure 48 shows an example where the differential filter frequency is approximately 2 kHz , and the common-mode filter frequency is approximately 40 kHz .

Values of R and $\mathrm{C}_{\mathrm{C}}$ should be chosen to minimize RFI. Mismatch between the $\mathrm{R} \times \mathrm{C}_{\mathrm{C}}$ at the positive input and the $\mathrm{R} \times \mathrm{C}_{\mathrm{C}}$ at negative input degrades the CMRR of the AD8222. By using a value of $C_{D} 10 \times$ larger than the value of $C_{C}$, the effect of the mismatch is reduced and performance is improved.

## COMMON-MODE INPUT VOLTAGE RANGE

The 3-op-amp architecture of the AD8222 applies gain and then removes the common-mode voltage. Therefore, internal nodes in the AD8222 experience a combination of both the gained signal and the common-mode signal. This combined signal can be limited by the voltage supplies even when the individual input and output signals are not. Figure 7 and Figure 8 show the allowable common-mode input voltage ranges for various output voltages, supply voltages, and gains.

## APPLICATIONS INFORMATION

## DIFFERENTIAL OUTPUT

The differential configuration of the AD8222 has the same excellent dc precision specifications as the single-ended output configuration and is recommended for applications in the frequency range of dc to 100 kHz .

The circuit configuration is shown in Figure 49. The differential output specifications in Table 2 and Table 4 refer to this configuration only. The circuit includes an RC filter that maintains the stability of the loop.

The transfer function for the differential output is:

$$
V_{\text {DIFF_OUT }}=V_{+ \text {OUUT }}-V_{- \text {-OUT }}=\left(V_{+I N}-V_{-I N}\right) \times G
$$

where $G \quad 1+=\frac{49.4 \mathrm{k} \Omega}{R_{G}}$


Figure 49. Differential Circuit Schematic

## Setting the Common-Mode Voltage

The output common-mode voltage is set by the average of +IN 2 and REF2. The transfer function is

$$
V_{\text {CM_OUT }}=\left(V_{+ \text {OUT }}+V_{-O U T}\right) / 2=\left(V_{+ \text {IN } 2}+V_{\text {REF } 2}\right) / 2
$$

+IN 2 and REF2 have different properties that allow the reference voltage to be easily set for a wide variety of applications. + IN2 has high impedance but cannot swing to the supply rails of the part. REF2 must be driven with a low impedance but can go 300 mV beyond the supply rails.

A common application sets the common-mode output voltage to the midscale of a differential ADC. In this case, the ADC reference voltage is sent to the +IN 2 terminal, and ground is connected to the REF2 terminal. This produces a common-mode output voltage of half the ADC reference voltage.

## 2-Channel Differential Output Using a Dual Op Amp

Another differential output topology is shown in Figure 50. Instead of a second in-amp, $1 / 2$ of a dual OP2177 op amp creates the inverted output. Because the OP2177 is packaged in an MSOP, this configuration allows the creation of a dual channel, precision differential output in-amp with little board area.

Errors from the op amp are common to both outputs and are thus common mode. Errors from mismatched resistors also create a common-mode dc offset. Because these errors are common mode, they will likely be rejected by the next device in the signal chain.


Figure 50. Differential Output Using Op Amp


Figure 51. Driving a Differential ADC

## DRIVING A DIFFERENTIAL INPUT ADC

The AD8222 can be configured in differential output mode to drive a differential analog-to-digital converter. Figure 51 illustrates several of the concepts.

## RFI and Antialiasing Filter

The $1 \mathrm{k} \Omega$ resistors, 1000 pF capacitor, and 100 pF capacitors in front of the in-amp form filter circuitry that performs many functions. The $1 \mathrm{k} \Omega$ and 100 pF capacitors form common-mode filters that protect the amplifier from incoming radio frequency signals. Without the filtering, these RFI signals can be rectified in the in-amp. The $1 \mathrm{k} \Omega$ resistors provide some overvoltage protection. The $1 \mathrm{k} \Omega$ resistors and 1000 pF capacitor form a 76 kHz antialiasing filter for the ADC.

Note that the 100 pF capacitors are $5 \%$ COG/NPO types. These capacitors match well over time and temperature, which keeps the system CMRR high over frequency.

## Second Antialiasing Filter

A $1 \mathrm{k} \Omega$ resistor and 2200 pF capacitor are placed between each AD8222 output and ADC input. They create a 72 kHz low-pass filter for another stage of antialiasing protection.

These four elements also improve distortion performance. The 2200 pF capacitor provides charge to the switched capacitor front end of the ADC, and the $1 \mathrm{k} \Omega$ resistor shields the AD8222 from driving any sharp current changes. If the application requires a lower frequency antialiasing filter and is distortion sensitive, increase the value of the capacitor rather than the resistor.

The $1 \mathrm{k} \Omega$ resistors can also protect an ADC from overvoltages. Because the AD8222 runs on wider supply voltages than a typical ADC, there is a possibility of overdriving the ADC. This is not an issue with a PulSAR ${ }^{\circ}$ converter, such as the AD7688. Its input can handle a 130 mA overdrive, which is much higher than the short-circuit limit of the AD8222. However, other converters have less robust inputs and may need the added protection.

## Reference

The ADR435 supplies a reference voltage to both the ADC and the AD8222. Because REF2 on the AD8222 is grounded, the common-mode output voltage is precisely half the reference voltage, exactly where it needs to be for the ADC.

## PRECISION STRAIN GAGE

The low offset and high CMRR over frequency of the AD8222 make it an excellent candidate for both ac and dc bridge measurements. As shown in Figure 52, the bridge can be connected to the inputs of the amplifier directly.


Figure 52. Precision Strain Gauge

## DRIVING CABLING

All cables have a certain capacitance per unit length, which varies widely with cable type. The capacitive load from the cable may cause peaking in the AD8222's output response. To reduce the peaking, use a resistor between the AD8222 and the cable. Because cable capacitance and desired output response vary widely, this resistor is best determined empirically. A good starting point is $50 \Omega$.

The AD8222 operates at a low enough frequency that transmission line effects are rarely an issue; therefore, the resistor need not match the characteristic impedance of the cable.


## OUTLINE DIMENSIONS



FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET.
COMPLIANT TO JEDEC STANDARDS MO-220-VGGC.
Figure 54. 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
$4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body, Very Thin Quad

$$
(C P-16-13)
$$

Dimensions are shown in millimeters

COMPLIANT TO JEDEC STANDARDS MO-263-VBBC
1
Figure 55. 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ] $4 \mathrm{~mm} \times 4 \mathrm{~mm}$ Body, Very Thin Quad, with Hidden Paddle CP-16-19
Dimensions shown in millimeters

ORDERING GUIDE

| Model ${ }^{1}$ | Temperature Range | Product Description | Package Description | Package Option |
| :---: | :---: | :---: | :---: | :---: |
| AD8222ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Standard Grade with Thermal Pad | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], 7" Tape and Reel | CP-16-13 |
| AD8222ACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Standard Grade with Thermal Pad | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], 13"Tape and Reel | CP-16-13 |
| AD8222ACPZ-WP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Standard Grade with Thermal Pad | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], Waffle Pack | CP-16-13 |
| AD8222BCPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | High Performance Grade with Thermal Pad | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], 7" Tape and Reel | CP-16-13 |
| AD8222BCPZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | High Performance Grade with Thermal Pad | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], 13" Tape and Reel | CP-16-13 |
| AD8222BCPZ-WP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | High Performance Grade with Thermal Pad | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], Waffle Pack | CP-16-13 |
| AD8222HACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Standard Grade Without Thermal Pad | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], 7" Tape and Reel | CP-16-19 |
| AD8222HACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Standard Grade Without Thermal Pad | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], 13" Tape and Reel | CP-16-19 |
| AD8222HACPZ-WP | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Standard Grade Without Thermal Pad | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], Waffle Pack | CP-16-19 |
| AD8222HBCPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | High Performance Grade Without Thermal Pad | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], 7" Tape and Reel | CP-16-19 |
| AD8222HBCPZ-RL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | High Performance Grade Without Thermal Pad | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], 13" Tape and Reel | CP-16-19 |
| AD8222HBCPZ-WP AD8222-EVALZ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | High Performance Grade Without Thermal Pad | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], Waffle Pack <br> Evaluation Board | CP-16-19 |

[^1]
## NOTES


[^0]:    ${ }^{1}$ Refers to differential configuration shown in Figure 49.
    ${ }^{2}$ Does not include the effects of external resistor, $R_{G}$
    ${ }^{3}$ One input grounded. $\mathrm{G}=1$.
    ${ }^{4}$ See the Typical Performance Characteristics section for expected operation between $85^{\circ} \mathrm{C}$ and $125^{\circ} \mathrm{C}$.

[^1]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

