## Data Sheet

## FEATURES

Gain set with 2 external resistors
Can achieve low gain drift at all gains
Ideal for battery powered instruments
Supply current: $115 \mu \mathrm{~A}$
Rail-to-rail input and output
Zero input crossover distortion
Designed for excellent dc performance
Minimum CMRR: 106 dB
Maximum offset voltage drift: $0.3 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
Maximum gain error: 0.005\% (all gains)
Maximum gain drift: $0.5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ (all gains)
Input bias current: 1 nA guaranteed to $125^{\circ} \mathrm{C}$
Bandwidth mode pin (BW) to adjust compensation
8 kV HBM ESD rating
RFI filter on-chip
Single-supply operation: 1.8 V to 5.5 V
8-lead MSOP package

## APPLICATIONS

Bridge amplification
Pressure measurement
Medical instrumentation
Thermocouple interface
Portable systems
Current measurement

## GENERAL DESCRIPTION

The AD8237 is a micropower, zero drift, rail-to-rail input and output instrumentation amplifier. The relative match of two resistors sets any gain from 1 to 1000. The AD8237 has excellent gain accuracy performance that can be preserved at any gain with two ratio-matched resistors.

The AD8237 employs the indirect current feedback architecture to achieve a true rail-to-rail capability. Unlike conventional in-amps, the AD8237 can fully amplify signals with common-mode voltage at or even slightly beyond its supplies. This enables applications with high common-mode voltages to use smaller supplies and save power.

The AD8237 is an excellent choice for portable systems. With a minimum supply voltage of 1.8 V , a $115 \mu \mathrm{~A}$ typical supply current, and wide input range, the AD8237 makes full use of a limited power budget, yet offers bandwidth and drift performance suitable for bench-top systems.

Rev. 0
Information furmished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
Pin Configuration .....  1
General Description ..... 1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
ESD Caution ..... 7
Pin Configuration and Function Descriptions. .....  8
Typical Performance Characteristics ..... 9
Theory of Operation ..... 20
Architecture ..... 20
Setting the Gain ..... 20
Gain Accuracy ..... 21
REVISION HISTORY

## 8/12—Revision 0: Initial Version

AD8237

## SPECIFICATIONS

$+\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$ to $1000, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to ground, specifications referred to input, unless otherwise noted.

Table 2.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| COMMON-MODE REJECTION RATIO (CMRR) <br> CMRR at DC $\begin{aligned} & G=1, G=10 \\ & G=100, G=1000 \end{aligned}$ <br> Over Temperature ( $\mathrm{G}=1$ ) <br> CMRR at 1 kHz | $\mathrm{V}_{\mathrm{CM}}=0.1 \mathrm{~V} \text { to } 4.9 \mathrm{~V}$ $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ | $\begin{aligned} & 106 \\ & 114 \\ & 104 \end{aligned}$ | $\begin{aligned} & 120 \\ & 140 \\ & 80 \end{aligned}$ |  | dB <br> dB <br> dB <br> dB |
| NOISE <br> Voltage Noise Spectral Density Peak to Peak Current Noise Spectral Density Peak to Peak | $\begin{aligned} & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ |  | $\begin{aligned} & 68 \\ & 1.5 \\ & 70 \\ & 3 \end{aligned}$ |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mu \mathrm{V}$ p-p <br> fA/V Hz <br> pA p-p |
| VOLTAGE OFFSET <br> Offset <br> Average Temperature Coefficient Offset RTI vs. Supply (PSR) | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 100 |  | $\begin{aligned} & 75 \\ & 0.3 \end{aligned}$ | $\mu \mathrm{V}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> dB |
| INPUTS' <br> Input Bias Current <br> Over Temperature <br> Average Temperature Coefficient <br> Input Offset Current <br> Over Temperature <br> Average Temperature Coefficient <br> Input Impedance <br> Differential <br> Common Mode <br> Differential Input Operating Voltage Input Operating Voltage ( + IN, - IN, or REF) | Valid for REF and FB pair, as well as +IN and -IN $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -V_{s}-0.3 \\ & -V_{s}-0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 250 \\ & 0.5 \\ & 250 \\ & 0.5 \\ & \\ & 100\|\mid 5 \\ & 800\|\mid 10 \\ & \pm 3.85 \end{aligned}$ | $\begin{aligned} & 650 \\ & 1 \\ & 650 \\ & 1 \\ & \\ & \\ & \\ & \\ & +V_{s}+0.3 \\ & +V_{s}+0.2 \end{aligned}$ | pA <br> nA <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ <br> pA <br> nA <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{M} \Omega \\| \mathrm{pF}$ <br> $\mathrm{M} \Omega \\| \mathrm{pF}$ <br> V <br> V <br> V |
| DYNAMIC RESPONSE <br> Small Signal Bandwidth Low Bandwidth Mode $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ <br> High Bandwidth Mode $\begin{aligned} & \mathrm{G}=10 \\ & \mathrm{G}=100 \\ & \mathrm{G}=1000 \end{aligned}$ | $-3 \mathrm{~dB}$ <br> Pin 1 connected to $-V_{S}$ <br> Pin 1 connected to $+V_{5}$ |  | $\begin{aligned} & 200 \\ & 20 \\ & 2 \\ & 0.2 \\ & 100 \\ & 10 \\ & 1 \end{aligned}$ |  | kHz <br> kHz <br> kHz <br> kHz <br> kHz <br> kHz <br> kHz |



[^0]$+V_{S}=1.8 \mathrm{~V},-V_{S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=0.9 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=0.9 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{G}=1$ to $1000, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to ground, specifications referred to input, unless otherwise noted.

Table 3.

| Parameter | Test Conditions/Comments | Min | p | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ```COMMON-MODE REJECTION RATIO (CMRR) CMRR at DC \(\mathrm{G}=1, \mathrm{G}=10\) \(G=100, G=1000\) Over Temperature ( \(\mathrm{G}=1\) ) CMRR at 1 kHz``` | $\mathrm{V}_{\mathrm{CM}}=0.2 \mathrm{~V} \text { to } 1.6 \mathrm{~V}$ $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}$ | $\begin{aligned} & 100 \\ & 114 \\ & 94 \end{aligned}$ | $\begin{aligned} & 120 \\ & 140 \\ & 80 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| NOISE <br> Voltage Noise Spectral Density Peak to Peak Current Noise Spectral Density Peak to Peak | $\begin{aligned} & \mathrm{f}=1 \mathrm{kHz}, \mathrm{~V}_{\text {DIFF }} \leq 100 \mathrm{mV} \\ & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz}, \mathrm{~V}_{\text {DIFF }} \leq 100 \mathrm{mV} \\ & \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{f}=0.1 \mathrm{~Hz} \text { to } 10 \mathrm{~Hz} \end{aligned}$ |  | $\begin{aligned} & 68 \\ & 1.5 \\ & 70 \\ & 3 \end{aligned}$ |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mu \mathrm{V}$ p-p <br> fA/V Hz <br> pA p-p |
| VOLTAGE OFFSET <br> Offset <br> Average Temperature Coefficient Offset RTI vs. Supply (PSR) | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 100 | $25$ | $\begin{aligned} & 75 \\ & 0.3 \end{aligned}$ | $\mu \mathrm{V}$ $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ dB |
| INPUTS' <br> Input Bias Current <br> Over Temperature <br> Average Temperature Coefficient <br> Input Offset Current <br> Over Temperature <br> Average Temperature Coefficient <br> Input Impedance <br> Differential <br> Common Mode <br> Differential Input Operating Voltage Input Operating Voltage (+IN, -IN, REF, or FB) | Valid for REF and FB pair, as well as +IN and -IN $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{aligned}$ | $\begin{aligned} & -V_{s}-0.3 \\ & -V_{5}-0.2 \\ & \hline \end{aligned}$ | 250 <br> 0.5 <br> 250 <br> 0.5 <br> 100\||5 <br> 800\||10 $\pm 0.75$ | $\begin{aligned} & 650 \\ & 1 \\ & 650 \\ & 1 \\ & \\ & \\ & \\ & \\ & +V_{s}+0.3 \\ & +V_{s}+0.2 \end{aligned}$ | pA <br> nA <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ <br> pA <br> nA <br> $\mathrm{pA} /{ }^{\circ} \mathrm{C}$ <br> $\mathrm{M} \Omega\|\mid \mathrm{pF}$ <br> $\mathrm{M} \Omega \\| \mathrm{pF}$ <br> V <br> V <br> V |
| DYNAMIC RESPONSE <br> Small Signal Bandwidth Low Bandwidth Mode $\begin{aligned} & G=1 \\ & G=10 \\ & G=100 \\ & G=1000 \end{aligned}$ <br> High Bandwidth Mode $\begin{aligned} \mathrm{G} & =10 \\ \mathrm{G} & =100 \\ \mathrm{G} & =1000 \end{aligned}$ <br> Slew Rate <br> Low Bandwidth Mode High Bandwidth Mode EMI Filter Frequency | $-3 \mathrm{~dB}$ <br> Pin 1 connected to $-V_{S}$ <br> Pin 1 connected to $+V_{s}$ |  | 200 20 2 0.2 100 10 1 0.05 0.15 6 |  | kHz <br> kHz <br> kHz <br> kHz <br> kHz <br> kHz <br> kHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> V/ $/ \mathrm{s}$ <br> MHz |



[^1]
## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 6 V |
| Output Short-Circuit Current Duration | Indefinite |
| Maximum Voltage at $-\mathrm{IN},+\mathrm{IN}, \mathrm{FB}$, or $\mathrm{REF}^{1}$ | $+\mathrm{V}_{\mathrm{S}}+0.5 \mathrm{~V}$ |
| Minimum Voltage at $-\mathrm{IN},+\mathrm{IN}, \mathrm{FB}$, or $\mathrm{REF}^{1}$ | $-\mathrm{V}_{5}-0.5 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| ESD |  |
| $\quad$ Human Body Model | 8 kV |
| Charge Device Model | 1.25 kV |
| Machine Model | 0.2 kV |

${ }^{1}$ If input voltages beyond the specified minimum or maximum voltages are expected, place resistors in series with the inputs to limit the current to 5 mA .

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\text {IA }}$ is specified for a device in free air.
Table 5.

| Package | $\boldsymbol{\theta}_{\mathrm{JA}}$ | Unit |
| :--- | :--- | :--- |
| 8-Lead MSOP, 4-Layer JEDEC Board | 145.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | BW | For high bandwidth mode, connect this pin to $+\mathrm{V}_{5}$, or for low bandwidth mode, connect this pin to $-\mathrm{V}_{5}$. Do not |
|  |  | leave this pin floating. |
| 2 | +IN | Positive Input. |
| 3 | -IN | Negative Input. |
| 4 | $-\mathrm{V}_{5}$ | Negative Supply. |
| 5 | $+\mathrm{V}_{5}$ | Positive Supply. |
| 6 | REF | Reference Input. |
| 7 | FB | Feedback Input. |
| 8 | $\mathrm{~V}_{\text {OUT }}$ | Output. |

## TYPICAL PERFORMANCE CHARACTERISTICS

$+\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V},-\mathrm{V}_{\mathrm{S}}=0 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ to ground, unless otherwise noted.


Figure 4. Typical Distribution of Offset Voltage


Figure 5. Typical Distribution of Input Bias Current


Figure 6. Typical Distribution of Gain Error $(G=1)$


Figure 7. Typical Distribution of CMRR


Figure 8. Typical Distribution of Input Offset Current


Figure 9. Typical Distribution of Supply Current


Figure 10. Input Common-Mode Voltage vs. Output Voltage, $G=1, V_{R E F}=0 \mathrm{~V}, V_{S}=5 \mathrm{~V}$ and $V_{S}=1.8 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega$ to Ground


Figure 11. Input Common-Mode Voltage vs. Output Voltage, $G=100, V_{R E F}=0 \mathrm{~V}, V_{S}=5 \mathrm{~V}$ and $V_{S}=1.8 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega$ to Ground


Figure 12. Input Common-Mode Voltage vs. Output Voltage, $G=1, V_{R E F}=0 \mathrm{~V}, V_{S}= \pm 2.5 \mathrm{~V}$ and $V_{S}= \pm 0.9 \mathrm{~V}, R_{L}=5 \mathrm{k} \Omega$ to Ground


Figure 13. Input Common-Mode Voltage vs. Output Voltage, $G=100, V_{R E F}=0 \mathrm{~V}, V_{S}= \pm 2.5 \mathrm{~V}$ and $V_{S}= \pm 0.9 \mathrm{~V}, R_{L}=5 \mathrm{k} \Omega$ to Ground


Figure 14. Maximum Differential Input vs. Supply Voltage


Figure 15. Input Bias Current vs. Common-Mode Voltage


Figure 16. Input Bias Current vs. Differential Input Voltage


Figure 17. Positive PSRR vs. Frequency, RTI, Low Bandwidth Mode, $V_{s}=5 \mathrm{~V}$


Figure 18. Negative PSRR vs. Frequency, RTI, Low Bandwidth Mode, $V_{s}=5 \mathrm{~V}$


Figure 19. Positive PSRR vs. Frequency, RTI, High Bandwidth Mode


Figure 20. Negative PSRR vs. Frequency, RTI, High Bandwidth Mode


Figure 21. Gain vs. Frequency, Low Bandwidth Mode, $V_{s}=5 \mathrm{~V}$


Figure 22. Gain vs. Frequency, Low Bandwidth Mode, $V_{S}=1.8 \mathrm{~V}$


Figure 23. Gain vs. Frequency, High Bandwidth Mode, $V_{s}=5 \mathrm{~V}$


Figure 24. Gain vs. Frequency, High Bandwidth Mode, $V_{s}=1.8 \mathrm{~V}$


Figure 25. Large Signal Frequency Response, Low Bandwidth Mode, G=1


Figure 26. Large Signal Frequency Response, High Bandwidth Mode, G=10


Figure 27. Maximum Common-Mode Voltage vs. Frequency


Figure 28. CMRR vs. Frequency


Figure 29. CMRR vs. Frequency, $1 \mathrm{k} \Omega$ Source Imbalance


Figure 30. Voltage Noise Spectral Density vs. Frequency


Figure 31. 0.1 Hz to 10 Hz RTI Voltage Noise


Figure 32. Current Noise Spectral Density vs. Frequency



Figure 33. 0.1 Hz to 10 Hz RTI Current Noise


Figure 34. Gain Error vs. Common-Mode Voltage, $G=1$


Figure 35. Gain Nonlinearity, $G=1, V_{S}=5 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega$ to Ground, Low Bandwidth Mode


Figure 36. Gain Nonlinearity, $G=10, V_{S}=5 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega$ to Ground


Figure 37. Gain Nonlinearity, $G=100, V_{S}=5 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega$ to Ground


Figure 38. Gain Nonlinearity, $G=1000, V_{S}=5 \mathrm{~V}, R_{L}=10 \mathrm{k} \Omega$ to Ground


Figure 39. Large Signal Pulse Response, Low Bandwidth Mode, $G=1, R_{L}=10 \mathrm{k} \Omega, C_{L}=10 \mathrm{pF}$


Figure 40. Large Signal Pulse Response, Low Bandwidth Mode, $G=10, R_{L}=10 \mathrm{k} \Omega, C_{L}=10 \mathrm{pF}$


Figure 41. Large Signal Pulse Response, Low Bandwidth Mode, $G=100, R_{L}=10 \mathrm{k} \Omega, C_{L}=10 \mathrm{pF}$


Figure 42. Large Signal Pulse Response, Low Bandwidth Mode, $G=1000, R_{L}=10 \mathrm{k} \Omega, C_{L}=10 \mathrm{pF}$


Figure 43. Large Signal Pulse Response, High Bandwidth Mode, $G=10, R_{L}=10 \mathrm{k} \Omega, C_{L}=10 \mathrm{pF}$


Figure 44. Large Signal Pulse Response, High Bandwidth Mode, $G=100, R_{L}=10 \mathrm{k} \Omega, C_{L}=10 \mathrm{pF}$


Figure 45. Large Signal Pulse Response, High Bandwidth Mode, $G=1000, R_{L}=10 \mathrm{k} \Omega, C_{L}=10 \mathrm{pF}$


Figure 46. Small Signal Pulse Response, $G=1, R_{L}=10 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$, Low Bandwidth Mode


Figure 47. Small Signal Pulse Response, $G=10, R_{L}=10 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$, Low Bandwidth Mode


Figure 48. Small Signal Pulse Response, $G=100, R_{L}=10 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$, Low Bandwidth Mode


Figure 49. Small Signal Pulse Response, $G=1000, R_{L}=10 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$, Low Bandwidth Mode


Figure 50. Small Signal Pulse Response with Various Capacitive Loads, $G=1, R_{L}=$ Infinity, Low Bandwidth Mode


Figure 51. Small Signal Pulse Response, $G=10, R_{L}=10 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$, High Bandwidth Mode



Figure 52. Small Signal Pulse Response, $G=100, R_{L}=10 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$, High Bandwidth Mode



Figure 53. Small Signal Pulse Response, $G=1000, R_{L}=10 \mathrm{k} \Omega, C_{L}=100 \mathrm{pF}$, High Bandwidth Mode


Figure 54. Small Signal Pulse Response with Various Capacitive Loads, $G=10, R_{L}=100 \mathrm{k} \Omega$, High Bandwidth Mode


Figure 55. Offset Voltage vs. Temperature


Figure 56. Gain vs. Temperature


Figure 57. CMRR vs. Temperature


Figure 58. Input Bias Current and Input Offset Current vs. Temperature


Figure 59. REF Input Bias Current, FB Input Bias Current, and Offset Current vs. Temperature


Figure 60. Output Voltage Swing vs. Supply Voltage


Figure 61. Output Voltage Swing vs. Load Resistance, $V_{S}= \pm 2.5 \mathrm{~V}$


Figure 62. Output Voltage Swing vs. Load Resistance, $V_{S}= \pm 0.9 \mathrm{~V}$


Figure 63. Output Voltage Swing vs. Output Current


Figure 64. Supply Current vs. Temperature, $V_{S}=5 \mathrm{~V}, V_{S}=1.8 \mathrm{~V}$

## THEORY OF OPERATION



Figure 65. Simplified Schematic

## ARCHITECTURE

The AD8237 is based on an indirect current feedback topology consisting of three amplifiers: two matched transconductance amplifiers that convert voltage to current, and one transimpedance amplifier, TIA, that converts current to voltage.
To understand how the AD8237 works, first consider only the internal in-amp. Assume a positive differential voltage is applied across the inputs of the transconductance amplifier, $\mathrm{g}_{\mathrm{m}}$. This input voltage is converted into a differential current, I 1 , by the $\mathrm{g}_{\mathrm{m}}$. Initially, I2 is zero; therefore, I1 is fed into the TIA, causing the output to increase. If there is feedback from the output of the TIA to the negative terminal of $g_{m 2}$, and the positive terminal is held constant, the increasing output of the TIA causes I2, as shown, to increase. When it is assumed that the TIA has infinite gain, the loop is satisfied when I2 equals I1. Because the gain of $g_{m 1}$ and $g_{m 2}$ are matched, this means that the differential input voltage across $g_{m} 1$ appears across the inputs of $g_{\mathrm{m} 2}$. This behavioral model is all that is needed for proper operation of the AD8237, and the rest of the circuit is for performance optimization.
The AD8237 employs a novel adaptive level shift (ALS) technique. This switched capacitor method shifts the common-mode level of the input signal to the optimal level for the in-amp while preserving the differential signal. Once this is accomplished, additional performance benefits can be achieved by using the internal in-amp to compare +IN to FB and -IN to REF. This is only practical because the signals emitting from the ALS blocks are all referred to the same common-mode potential.
In traditional instrumentation amplifiers, the input commonmode voltage can limit the available output swing, typically depicted in a hexagon plot of the input common-mode vs. the output voltage. Because of this limit, very few instrumentation amplifiers can measure small signals near either supply rail. Using the indirect current feedback topology and ALS, the AD8237 achieves a truly rail-to-rail characteristic. This increases power efficiency in many applications by allowing for power supply reduction.

The AD8237 includes an RFI filter to remove high frequency out-of-band signals without affecting input impedance and CMRR over frequency. Additionally, there is a bandwidth mode pin to adjust the compensation. For gains greater than or equal to 10 , the bandwidth mode pin (BW) can be tied to $+\mathrm{V}_{\mathrm{s}}$ to change the compensation and increase the gain bandwidth product of the amplifier to 1 MHz . Otherwise, connect BW to $-\mathrm{V}_{\mathrm{S}}$ for a 200 kHz gain bandwidth product.

## SETTING THE GAIN

There are several ways to configure the AD8237. The transfer function of the AD8237 in the configuration in Figure 65 is

$$
V_{O U T}=G\left(V_{+I N}-V_{-I N}\right)+V_{\text {REF }}
$$

where:
G $\quad 1+\frac{\mathrm{R} 2}{\mathrm{R} 1}$
Table 7. Suggested Resistors for Various Gains (1\% Resistors)

| R1 (kת) | R2 $\mathbf{( k \Omega}$ ) | Gain |
| :--- | :--- | :--- |
| None | Short | 1.00 |
| 49.9 | 49.9 | 2.00 |
| 20 | 80.6 | 5.03 |
| 10 | 90.9 | 10.09 |
| 5 | 95.3 | 20.06 |
| 2 | 97.6 | 49.8 |
| 1 | 100 | 101 |
| 1 | 200 | 201 |
| 1 | 499 | 500 |
| 1 | 1000 | 1001 |

Whereas the ratio of R2 to R1 sets the gain, the designer determines the absolute value of the resistors. Larger values reduce power consumption and output loading; smaller values limit the FB input bias current and input impedance errors. If the parallel combination of R1 and R2 is greater than about $30 \mathrm{k} \Omega$, the resistors start to contribute to the noise. For best output swing and linearity, keep $(\mathrm{R} 1+\mathrm{R} 2) \| \mathrm{R}_{\mathrm{L}} \geq 10 \mathrm{k} \Omega$.

The bias current at the FB pin is dependent on the common-mode and differential input impedance. FB bias current errors from the common-mode input impedance can be reduced by placing a resistor value of $\mathrm{R} 1 \mid \mathrm{R} 2$ in series with the REF terminal, as shown in Figure 66. At higher gains, this resistor can simply be the same value as R1.


Figure 66. Cancelling Error from FB Input Bias Current
Some applications may be able to take advantage of the symmetry of the input transconductance amplifiers by canceling the differential input impedance errors, as shown in Figure 67. If the source resistance is well known, setting the parallel combination of R1 and R2 equal to $\mathrm{R}_{\mathrm{s}}$ accomplishes this. If practical resistor values force the parallel combination of R1 and R2 to be less than $\mathrm{R}_{\mathrm{s}}$, add a series resistor to the FB input to make up for the difference.


Figure 67. Canceling Input Impedance Errors

## GAIN ACCURACY

Unlike most instrumentation amplifiers, the relative match of the two gain setting resistors determines the gain accuracy of the AD8237 rather than a single external resistor. For example, if two resistors have exactly the same absolute error, there is no error in gain. Conversely, two $1 \%$ resistors can cause approximately $2 \%$ maximum gain error at high gains. Temperature coefficient mismatch of the gain setting resistors increases the gain drift of the instrumentation amplifier circuit according to the gain equation. Because these external resistors do not have to match any on-chip resistors, resistors with good TCR tracking can achieve excellent gain drift without the need for a low absolute TCR.

For the best performance, keep the two input pairs (+IN and -IN, and FB and REF) at similar dc and ac common-mode potentials. This has two benefits. For dc common-mode, this minimizes the gain error of the AD8237. For ac common-mode, this yields improved frequency response. There is a maximum rate at which the ALS circuit can shift the common-mode voltage, which is shown in Figure 27. Because of this limit, the best large signal frequency response is achieved when the ac common-mode voltage of the two input pairs are matched. For example, if the negative input is at a fixed voltage and the positive input is driven with a signal, the feedback input moves with the positive input; therefore, the ac common-mode voltage of the two input pairs is the same. The effect of this is shown in Figure 25 and Figure 26.

## CLOCK FEEDTHROUGH

The AD8237 uses nonoverlapping clocks to perform the chopping and ALS functions. The input voltage-to-current amplifiers are chopped at approximately 27 kHz .

Although there is internal ripple-suppression circuitry, trace amounts of these clock frequencies and their harmonics can be observed at the output in some configurations. These ripples are typically $100 \mu \mathrm{~V}$ RTI when the bandwidth is greater than the clock frequency. They can be larger after a transient pulse but settle back to nominal, which is included in the settling time specifications. The amount of feedthrough at the output is dependent upon the gain and bandwidth mode. The worst case is in high bandwidth mode when the gain can be almost 40 before the clock ripple is outside the bandwidth of the amplifier. For some applications, it may be necessary to use additional filtering after the AD8237 to remove this ripple.

## INPUT VOLTAGE RANGE

The allowable input range of the AD8237 is much simpler than traditional architectures. For the transfer function of the AD8237 to be valid, the input voltage must follow two rules

- Keep the differential input voltage within the limits shown in Figure 14; approximately $\pm$ (Total Supply Voltage - 1.2) V.
- Keep the voltage of the inputs (including the REF and FB pins) and the output within the specified voltage range, which are approximately the supply rails.

Because the output swing is completely independent of the input common-mode voltage, there are no hexagonal figures or complicated formulas to follow, and no limitation for the output swing the amplifier has for input signals with changing common mode.

## INPUT PROTECTION

If no external protection is used, keep the inputs of the AD8237 within the voltages specified in the absolute maximum ratings. If the application requires voltages beyond these ratings, input protection resistors can be placed in series with the inputs of the AD8237 to limit the current to 5 mA . For example, if $+\mathrm{V}_{\mathrm{S}}$ is 3 V and a 10 V overload voltage can occur at the inputs, place a protection resistor of at least $(10 \mathrm{~V}-3 \mathrm{~V}) / 5 \mathrm{~mA}=1.4 \mathrm{k} \Omega$ in series with the inputs.


Figure 68. Protection Resistors for Large Input Voltages

## FILTERING RADIO FREQUENCY INTERFERENCE

The AD8237 contains an on-chip RFI filter that is sufficient for a majority of applications. For applications where additional radio frequency immunity is needed, an external RFI filter can also be applied as shown in Figure 69.

$$
\begin{aligned}
& \text { DIFFERENTIAL FILTER CUTOFF }=\frac{1}{2 \pi R\left(2 C_{D}+C_{C}\right)} \\
& \text { COMMON-MODE FILTER CUTOFF }=\frac{1}{2 \pi R C_{C}}
\end{aligned}
$$



Figure 69. Adding Extra RFI Filtering

## USING THE REFERENCE PIN

In general, instrumentation amplifier reference pins can be useful for a few reasons. They provide a means of physically separating the input and output grounds to reject ground bounce common to the inputs. They can also be used to precisely level shift the output signal. In the configuration shown in Figure 65 through Figure 67, the gain of the reference pin to the output is unity, as is common in a typical in-amp. Because the reference pin is functionally no different from the positive input, it can be used with gain, as shown in Figure 70.
This configuration can be very useful in certain cases, such as dc removal servo loops, which typically use an inverting integrator to drive REF and compensate for a dc offset. This requires special attention to the input range (especially at REF) and the output range. All three input voltages are referred to the one ground shown, which may need to be a low impedance midsupply.


Figure 70. Applying Gain to the Reference Voltage
Traditional instrumentation amplifier architectures require the reference pin to be driven with a low impedance source. In these traditional architectures, impedance at the reference pin degrades both CMRR and gain accuracy. With the AD8237 architecture, resistance at the reference pin has no effect on CMRR.


Figure 71. Calculating Gain with Reference Resistance

Resistance at the reference pin does affect the gain of the AD8237; however, if this resistance is constant, the gain setting resistors can be adjusted to compensate. For example, the AD8237 can be driven with a voltage divider, as shown in Figure 72.


Figure 72. Using Voltage Divider to Set Reference Voltage

## LAYOUT

## Common-Mode Rejection Ratio over Frequency

Poor layout can cause some of the common-mode signal to be converted to a differential signal before reaching the in-amp. This conversion can occur when the path to the positive input pin has a different frequency response than the path to the negative input pin. For best CMRR vs. frequency performance, closely match the impedance of each path. Place additional source resistance in the input path (for example, for input protection) close to the in-amp inputs to minimize interaction between the resistors and the parasitic capacitance from the printed circuit board (PCB) traces.

## Power Supplies

Use a stable dc voltage to power the instrumentation amplifier. Noise on the supply pins can adversely affect performance. For more information, see the PSRR performance curves in Figure 17 through Figure 20.
Place a $0.1 \mu \mathrm{~F}$ capacitor as close as possible to each supply pin. As shown in Figure 73, a $10 \mu \mathrm{~F}$ tantalum capacitor can be used farther away from the part. This capacitor, which is intended to be effective at low frequencies, can usually be shared by other precision integrated circuits. Keep the traces between these integrated circuits short to minimize interaction of the trace parasitic inductance with the shared capacitor. If a single supply is used, decoupling capacitors at $-\mathrm{V}_{\mathrm{S}}$ can be omitted.


Figure 73. Supply Decoupling, REF, and Output Referred to Local Ground

## Reference

The output voltage of the AD8237 is developed with respect to the potential on the reference terminal. Take care to tie REF to the appropriate local ground.

## INPUT BIAS CURRENT RETURN PATH

The input bias current of the AD8237 must have a return path to ground. When the source, such as a thermocouple, cannot provide a return current path, create one, as shown in Figure 74.


## APPLICATIONS INFORMATION

## BATTERY CURRENT MONITOR

The micropower current consumption, unique topology, and rail-torail input of the AD8237 make it ideal for battery-powered current sensing applications. When configured as shown in Figure 75, the AD8237 is able to obtain an accurate high-side current measurement for both charging and discharging. Depending on the nature of the load, $+\mathrm{V}_{\text {S }}$ may require RC decoupling. Use Kelvin sensing methods to achieve the most accurate results.


Figure 75. Battery-Powered Current Sense

## PROGRAMMABLE GAIN IN-AMP

Most integrated circuit instrumentation amplifiers use a single resistor to set the gain, which is in a low impedance path. Any component placed between the gain setting pins has current flowing through it, which adds to the gain resistance. Typical CMOS switches have on resistance, $\mathrm{R}_{\mathrm{ON}} \cdot \mathrm{R}_{\mathrm{ON}}$ is not well controlled, is nonlinear with input voltage, and has high drift. This creates large gain errors and distortion at the output of the in-amp. This $\mathrm{R}_{\mathrm{ON}}$ problem has made it difficult to build a precision programmable gain in-amp in the past. With the AD8237 topology, the switches can be placed in a high impedance sense path, eliminating the parasitic resistance effects. Figure 76 shows one way to accomplish programmable gain. Some applications may benefit from using a digital potentiometer instead of a multiplexer.


Figure 76. Programmable Gain with a Multiplexer

## AD8237 IN AN ECG FRONT END

Electrocardiogram (ECG) circuits must operate with a differential dc offset due to the half-cell potential of the electrodes. The tolerance for this over potential is typically $\pm 300 \mathrm{mV}$; however, it can be a volt or more in some situations. As ECG circuits move to lower supply voltages, the half-cell potential problem becomes more difficult, strictly limiting the gain that can be applied in the first stage. The AD8237 architecture provides a unique solution to this problem. If the REF pin is left unconnected to the gain setting network, a low frequency inverting integrator can be connected from the output to the REF pin. Because the AD8237 applies gain to the integrator output, the integrator only has to swing as far as the dc offset to compensate for it, rather than the dc offset multiplied by the gain.

With this system architecture, large gains can be applied at the in-amp stage, and the requirements of the rest of the system can be greatly reduced. This also reduces noise and offset error contributions from devices after the in-amp in the signal path. The circuit in Figure 77 illustrates the core concept. Additional op amps can be added for improved performance, such as input buffering, filtering, and driven lead, if it is required by the system. Proper decoupling is not shown.


Figure 77. AD8237 in ECG

## OUTLINE DIMENSIONS



ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package | Branding |
| :--- | :--- | :--- | :--- | :--- |
| AD8237ARMZ $^{\prime 2}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP], Tube | RM-8 | Y4H |
| AD8237ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP], 7-Inch Tape and Reel | RM-8 | Y4H |
| AD8237ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Mini Small Outline Package [MSOP], 13-Inch Tape and Reel | RM-8 | Y4H |

[^2]
## NOTES


[^0]:    ${ }^{1}$ Specifications apply to input voltages between 0 V and 5 V . When measuring voltages beyond the supplies, there is additional offset error, bias currents increase, and input impedance decreases, especially at higher temperatures.
    ${ }^{2}$ For $G>1$, errors from the external resistors, R1 and R2, must be added to these specifications, including error from the FB pin bias current.
    ${ }^{3}$ The AD8237 has only been characterized for gains of 1 to 1000; however, higher gains are possible.

[^1]:    ${ }^{1}$ Specifications apply to input voltages between 0 V and 1.8 V . When measuring voltages beyond the supplies, there is additional offset error, bias currents increase, and input impedance decreases, especially at higher temperatures.
    ${ }^{2}$ For G > 1, errors from the external resistors, R1 and R2, must be added to these specifications, including error from the FB pin bias current.
    ${ }^{3}$ The AD8237 has only been characterized for gains of 1 to 1000; however, higher gains are possible.

[^2]:    ${ }^{1} Z=$ RoHS Compliant Part.

