## UPI-41AH/42AH UNIVERSAL PERIPHERAL INTERFACE 8-BIT SLAVE MICROCONTROLLER - UPI-41: 6 MHz; UPI-42: 12.5 MHz - Pin, Software and Architecturally Compatible with all UPI-41 and UPI-42 Products - 8-Bit CPU plus ROM/OTP EPROM, RAM, I/O, Timer/Counter and Clock in a Single Package - 2048 x 8 ROM/OTP, 256 x 8 RAM on UPI-42, 1024 x 8 ROM/OTP, 128 x 8 RAM on UPI-41, 8-Bit Timer/Counter, 18 Programmable I/O Pins - One 8-Bit Status and Two Data Registers for Asynchronous Slave-to-Master Interface - DMA, Interrupt, or Polled Operation Supported - Fully Compatible with all Intel and Most Other Microprocessor Families - Interchangeable ROM and OTP EPROM Versions - Expandable I/O - Sync Mode Available - Over 90 Instructions: 70% Single Byte - Available in EXPRESS— Standard Temperature Range - inteligent Programming AlgorithmFast OTP Programming - Available in 40-Lead Plastic and 44-Lead Plastic Leaded Chip Carrier Packages (See Packaging Spec., Order #240800-001) Package Type P and N The Intel UPI-41AH and UPI-42AH are general-purpose Universal Peripheral Interfaces that allow the designer to develop customized solutions for peripheral device control. They are essentially "slave" microcontrollers, or microcontrollers with a slave interface included on the chip. Interface registers are included to enable the UPI device to function as a slave peripheral controller in the MCS Modules and iAPX family, as well as other 8-, 16-, and 32-bit systems. To allow full user flexibility, the program memory is available in ROM and One-Time Programmable EPROM (OTP). All UPI-41AH and UPI-42AH devices are fully pin compatible for easy transition from prototype to production level designs. Figure 1. DIP Pin Configuration Figure 2. PLCC Pin Configuration Figure 3. Block Diagram #### **UPI PRODUCT MATRIX** | UPI<br>Device | ROM | OTP<br>EPROM | RAM | Programming<br>Voltage | | |---------------|-----|--------------|-----|------------------------|--| | 8042AH | 2K | _ | 256 | | | | 8242AH | 2K | _ | 256 | _ | | | 8742AH | _ | 2K | 256 | 12.5V | | | 8041AH | 1K | _ | 128 | | | | 8741AH | | 1K | 128 | 12.5V | | #### THE INTEL 8242 As shown in the UPI-42 product matrix, the UPI-42 will be offered as a pre-programmed 8042 with several software vendors' keyboard controller firmware. The current list of available 8242 versions include keyboard controller firmware from both Phoenix Technologies Ltd., IBM, and Award Software Inc. The 8242 is programmed with Phoenix Technologies Ltd. keyboard controller firmware for AT-compatible systems. This keyboard controller is fully compatible with all AT-compatible operating systems and applications. The 8242PC also contains Phoenix Technologies Ltd. firmware. This keyboard controller provides support for AT, PS/2 and most EISA platforms as well as PS/2-style mouse support for either AT or PS/2 platforms. The Intel 8242BB is programmed with IBM's keyboard controller firmware. The 8242BB provides an off the shelf keyboard and auxiliary device controller for AT, PS/2, EISA, and PCI architectures. The 8242WA contains Award Software Inc. firmware. This device provides at AT-compatible keyboard controller for use in IBM PC AT compatible computers. The 8242WB contains a version of Award Software Inc. firmware that provides PS/2 style mouse support in addition to the standard features of the 8242WA. <sup>\*</sup>Contact factory for current code revision available in all versions of the 8242 product lines. Table 1. Pin Description | | DID | B1 00 | <u> </u> | Table 1. Pill bescription | |-----------------------------------------|-------------------|--------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | DIP<br>Pin<br>No. | PLCC<br>Pin<br>No. | Туре | Name and Function | | TEST 0,<br>TEST 1 | 1<br>39 | 2<br>43 | I | TEST INPUTS: Input pins which can be directly tested using conditional branch instructions. FREQUENCY REFERENCE: TEST 1 (T <sub>1</sub> ) also functions as the event timer input (under software control). TEST 0 (T <sub>0</sub> ) is used during PROM programming and ROM/EPROM verification. It is also used during Sync Mode to reset the instruction state to S1 and synchronize the internal clock to PH1. See the Sync Mode Section. | | XTAL 1,<br>XTAL 2 | 2<br>3 | 3<br>4 | ŀ | INPUTS: Inputs for a crystal, LC or an external timing signal to determine the internal oscillator frequency. | | RESET | 4 | 5 | l | RESET: Input used to reset status flip-flops and to set the program counter to zero. RESET is also used during EPROM programming and verification. | | SS | 5 | 6 | 1 | <b>SINGLE STEP:</b> Single step input used in conjunction with the SYNC output to step the program through each instruction (EPROM). This should be tied to $\pm 5$ V when not used. This pin is also used to put the device in Sync Mode by applying 12.5V to it. | | CS | 6 | 7 | ı | CHIP SELECT: Chip select input used to select one UPI microcomputer out of several connected to a common data bus. | | EA | 7 | 8 | I | EXTERNAL ACCESS: External access input which allows emulation, testing and ROM/EPROM verification. This pin should be tied low if unused. | | RD | 8 | 9 | I | READ: I/O read input which enables the master CPU to read data and status words from the OUTPUT DATA BUS BUFFER or status register. | | A <sub>0</sub> | 9 | 10 | ı | <b>COMMAND/DATA SELECT:</b> Address input used by the master processor to indicate whether byte transfer is data ( $A_0=0$ , F1 is reset) or command ( $A_0=1$ , F1 is set). $A_0=0$ during program and verify operations. | | WA | 10 | 11 | 1. | WRITE: I/O write input which enables the master CPU to write data and command words to the UPI INPUT DATA BUS BUFFER. | | SYNC | 11 | 13 | 0 | <b>OUTPUT CLOCK:</b> Output signal which occurs once per UPI instruction cycle. SYNC can be used as a strobe for external circuitry; it is also used to synchronize single step operation. | | D <sub>0</sub> -D <sub>7</sub><br>(BUS) | 12-19 | 14-21 | 1/0 | <b>DATA BUS:</b> Three-state, bidirectional DATA BUS BUFFER lines used to interface the UPI microcomputer to an 8-bit master system data bus. | | P <sub>10</sub> -P <sub>17</sub> | 27-34 | 30-33<br>35-38 | 1/0 | <b>PORT 1:</b> 8-bit, PORT 1 quasi-bidirectional I/O lines. P <sub>10</sub> -P <sub>17</sub> access the signature row and security bit. | | P <sub>20</sub> -P <sub>27</sub> | | 24-27<br>39-42 | | <b>PORT 2</b> : 8-bit, PORT 2 quasi-bidirectional I/O lines. The lower 4 bits $(P_{20}-P_{23})$ interface directly to the 8243 I/O expander device and contain address and data information during PORT 4–7 access. The upper 4 bits $(P_{24}-P_{27})$ can be programmed to provide interrupt Request and DMA Handshake capability. Software control can configure $P_{24}$ as Output Buffer Full (OBF) interrupt, $P_{25}$ as Input Buffer Full (IBF) interrupt, $P_{26}$ as DMA Request (DRQ), and $P_{27}$ as DMA ACKnowledge (DACK). | | PROG | 25 | 28 | 1/0 | PROGRAM: Multifunction pin used as the program pulse input during PROM programming.<br>During I/O expander access the PROG pin acts as an address/data strobe to the 8243.<br>This pin should be tied high if unused. | | Vcc | 40 | 44 | | POWER: +5V main power supply pin. | | V <sub>DD</sub> | 26 | 29 | | <b>POWER:</b> +5V during normal operation. +12.5V during programming operation. Low power standby supply pin. | | V <sub>SS</sub> | 20 | 22 | | GROUND: Circuit ground potential. | #### **UPI-41AH and UPI-42AH FEATURES** Two Data Bus Buffers, one for input and one for output. This allows a much cleaner Master/Slave protocol. 2. 8 Bits of Status $D_7$ $D_6$ $D_5$ $D_4$ $D_3$ $D_2$ $D_1$ $D_0$ ST<sub>4</sub>-ST<sub>7</sub> are user definable status bits. These bits are defined by the "MOV STS, A" single byte, single cycle instruction. Bits 4-7 of the acccumulator are moved to bits 4-7 of the status register. Bits 0-3 of the status register are not affected. RD and WR are edge triggered. IBF, OBF, F<sub>1</sub> and INT change internally after the trailing edge of RD or WR. During the time that the host CPU is reading the status register, the UPI is prevented from updating this register or is 'locked out.' 4. P<sub>24</sub> and P<sub>25</sub> are port pins or Buffer Flag pins which can be used to interrupt a master processor. These pins default to port pins on Reset. If the "EN FLAGS" instruction has been executed, $P_{24}$ becomes the OBF (Output Buffer Full) pin. A "1" written to $P_{24}$ enables the OBF pin (the pin outputs the OBF Status Bit). A "0" written to $P_{24}$ disables the OBF pin (the pin remains low). This pin can be used to indicate that valid data is available from the UPI (in Output Data Bus Buffer). If "EN FLAGS" has been executed, P $_{25}$ becomes the $\overline{\text{IBF}}$ (Input Buffer Full) pin. A "1" written to P $_{25}$ enables the $\overline{\text{IBF}}$ pin (the pin outputs the inverse of the IBF Status Bit. A "0" written to P $_{25}$ disables the $\overline{\text{IBF}}$ pin (the pin remains low). This pin can be used to indicate that the UPI is ready for data. **Data Bus Buffer Interrupt Capability** P<sub>26</sub> and P<sub>27</sub> are port pins or DMA handshake pins for use with a DMA controller. These pins default to port pins on Reset. If the "EN DMA" instruction has been executed, P<sub>26</sub> becomes the DRQ (DMA Request) pin. A "1" written to P<sub>26</sub> causes a DMA request (DRQ is activated). DRQ is deactivated by DACK•RD, DACK•WR, or execution of the "EN DMA" instruction. If "EN DMA" has been executed, $P_{27}$ becomes the $\overline{\text{DACK}}$ (DMA ACKnowledge) pin. This pin acts as a chip select input for the Data Bus Buffer registers during DMA transfers. **DMA Handshake Capability** - 6. When EA is enabled on the UPI, the program counter is placed on Port 1 and the lower three bits of Port 2 (MSB = P<sub>22</sub>, LSB = P<sub>10</sub>). On the UPI this information is multiplexed with PORT DATA (see port timing diagrams at end of this data sheet). - The 8741AH and 8742AH support the inteligent Programming Algorithm. (See the Programming Section.) Figure 5. 8088-UPI-41AH/42AH Interface Figure 6. 8048H-UPI-41/42 Interface Figure 7. UPI-41/42-8243 Keyboard Scanner #### **APPLICATIONS** Figure 4. UPI-41AH/42AH Keyboard Controller Figure 8. UPI-41AH/42AH 80-Column Matrix Printer Interface # PROGRAMMING AND VERIFYING THE 8741AH AND 8742AH OTP EPROM ## **Programming Verification** In brief, the programming process consists of: activating the program mode, applying an address, latching the address, applying data, and applying a programming pulse. Each word is programmed completely before moving on to the next and is followed by a verification step. The following is a list of the pins used for programming and a description of their functions: | Pìn | Function | |--------------------|---------------------------------------------------------------| | XTAL 1 | 2 Clock Inputs | | Reset | Initialization and Address Latching | | Test 0 | Selection of Program or Verify Mode | | EA | Activation of Program/Verify Signature Row/Security Bit Modes | | BUS | Address and Data Input<br>Data Output During Verify | | P <sub>20-22</sub> | Address input | | V <sub>DD</sub> | Programming Power Supply | | PROG | Program Pulse Input | #### WARNING An attempt to program a missocketed 8741AH or 8742ÁH will result in severe damage to the part. An indication of a properly socketed part is the appearance of the SYNC clock output. The lack of this clock may be used to disable the programmer. The Program/Verify sequence is: - CS = 5V, V<sub>CC</sub> = 5V, V<sub>DD</sub> = 5V, RESET = 0V, A<sub>0</sub> = 0V, TEST 0 = 5V, clock applied or internal oscillator operating, BUS floating, PROG = 5V. - 2. Insert 8741AH or 8742AH in programming socket - 3. TEST 0 = 0V (select program mode) - 4. EA = 12.5V (active program mode) - 5. V<sub>CC</sub> = 6V (programming supply) - 6. $V_{DD} = 12.5V$ (programming power) - 7. Address applied to BUS and P<sub>20-22</sub> - 8. $\overline{RESET} = 5V$ (latch address) - 9. Data applied to BUS - 10. PROG = 5V followed by one 1 ms pulse to 0V - 11.TEST 0 = 5V (verify mode) - 12. Read and verify data on BUS - 13. TEST 0 = 0V - 14. Apply overprogram pulse - 15. RESET = 0V and repeat from step 6 - 16. Programmer should be at conditions of step 1 when 8741AH or 8742AH is removed from socket Please follow the inteligent Programming flow chart for proper programming procedure. ## inteligent Programming Algorithm The inteligent Programming Algorithm rapidly programs Intel 8741AH/8742AH EPROMs using an efficient and reliable method particularly suited to the production programming environment. Typical programming time for individual devices is on the order of 10 seconds. Programming reliability is also ensured as the incremental program margin of each byte is continually monitored to determine when it has been successfully programmed. A flowchart of the 8741AH/8742AH inteligent Programming Algorithm is shown in Figure 9. The inteligent Programming Algorithm utilizes two different pulse types: initial and overprogram. The duration of the initial PROG pulse(s) is one millisecond, which will then be followed by a longer overprogram pulse of length 3X msec. X is an iteration counter and is equal to the number of the initial one millisecond pulses applied to a particular 8741AH/8742AH location, before a correct verify occurs. Up to 25 one-millisecond pulses per byte are provided for before the overprogram pulse is applied. Figure 9. Programming Algorithm The entire sequence of program pulses and byte verifications is performed at $V_{CC}=6.0 V$ and $V_{DD}=12.5 V$ . When the intelligent Programming cycle has been completed, all bytes should be compared to the original data with $V_{CC}=5.0$ , $V_{DD}=5 V$ . #### Verify A verify should be performed on the programmed bits to determine that they have been correctly programmed. The verify is performed with T0 = 5V, $V_{DD}$ = 5V, EA = 12.5V, $\overline{SS}$ = 5V, PROG = 5V, A0 = 0V, and $\overline{CS}$ = 5V. #### **SECURITY BIT** The security bit is a single EPROM cell outside the EPROM array. The user can program this bit with the appropriate access code and the normal programming procedure, to inhibit any external access to the EPROM contents. Thus the user's resident program is protected. There is no direct external access to this bit. However, the security byte in the signature row has the same address and can be used to check indirectly whether the security bit has been programmed or not. The security bit has no effect on the signature mode, so the security byte can always be examined. ## SECURITY BIT PROGRAMMING/ VERIFICATION #### **Programming** Read the security byte of the signature mode. Make sure it is 00H. - Apply access code to appropriate inputs to put the device into security mode. - c. Apply high voltage to EA and V<sub>DD</sub> pins. - d. Follow the programming procedure as per the inteligent Programming Algorithm with known data on the databus. Not only the security bit, but also the security byte of the signature row is programmed. - e. Verify that the security byte of the signature mode contains the same data as appeared on the data bus. (If DB0-DB7 = high, the security byte will contain FFH.) - f. Read two consecutive known bytes from the EPROM array and verify that the wrong data are retrieved in at least one verification. If the EPROM can still be read, the security bit may have not been fully programmed though the security byte in the signature mode has. #### Verification Since the security bit address overlaps the address of the security byte of the signature mode, it can be used to check indirectly whether the security bit has been programmed or not. Therefore, the security bit verification is a mere read operation of the security byte of the signature row (0FFH = security bit programmed; 00H = security bit unprogrammed). Note that during the security bit programming, the reading of the security byte does not necessarily indicate that the security bit has been successfully programmed. Thus, it is recommended that two consecutive known bytes in the EPROM array be read and the wrong data should be read at least once, because it is highly improbable that random data coincides with the correct ones twice. #### SIGNATURE MODE The UPI-41AH/42AH has an additional 32 bytes of EPROM available for Intel and user signatures and miscellaneous purposes. The 32 bytes are partitioned as follows: - A. Test code/checksum—This can accommodate up to 25 bytes of code for testing the internal nodes that are not testable by executing from the external memory. The test code/checksum is present on ROMs, and OTPs. - B. Intel signature—This allows the programmer to read from the UPI-41AH/42AH the manufacturer of the device and the exact product name. It facilitates automatic device identification and will be present in the ROM and OTP versions. Location 10H contains the manufacturer code. For Intel, it is 89H. Location 11H contains the device code. - The code is 43H and 42H for the 8042AH and OTP 8742AH, and 41H and 40H for the 8041AH and OTP 8741AH, respectively. The code is 44H for any device with the security bit set by Intel. - C. User signature—The user signature memory is implemented in the EPROM and consists of 2 bytes for the customer to program his own signature code (for identification purposes and quick sorting of previously programmed materials). - D. Test signature—This memory is used to store testing information such as: test data, bin number, etc. (for use in quality and manufacturing control). - E. Security byte—This byte is used to check whether the security bit has been programmed (see the security bit section). The signature mode can be accessed by setting P10 = 0, P11-P17 = 1, and then following the programming and/or verification procedures. The location of the various address partitions are as follows: | | Add | ress | Device<br>Type | No. of<br>Bytes | |--------------------|----------|------------|----------------|-----------------| | Test Code/Checksum | 0<br>16H | 0FH<br>1EH | ROM/OTP | 25 | | Intel Signature | 10H | 11H | ROM/OTP | 2 | | User Signature | 12H | 13H | OTP | 2 | | Test Signature | 14H | 15H | ROM/OTP | 2 | | Security Byte | 1FH | | OTP | 1 | #### SYNC MODE The Sync Mode is provided to ease the design of multiple controller circuits by allowing the designer to force the device into known phase and state time. The Sync Mode may also be utilized by automatic test equipment (ATE) for quick, easy, and efficient synchronizing between the tester and the DUT (device under test). Sync Mode is enabled when $\overline{SS}$ pin is raised to high voltage level of +12 volts. To begin synchronization, T0 is raised to 5 volts at least four clock cycles after $\overline{SS}$ . To must be high for at least four X1 clock cycles to fully reset the prescaler and time state generators. To may then be brought down during low state of X1. Two clock cycles later, with the rising edge of X1, the device enters into Time State 1, Phase 1. $\overline{SS}$ is then brought down to 5 volts 4 clocks later after T0. RESET is allowed to go high 5 tCY (75 clocks) later for normal execution of code. #### SYNC MODE TIMING DIAGRAMS #### **ACCESS CODE** The following table summarizes the access codes required to invoke the Sync Mode, Signature Mode, and the Security Bit, respectively. Also, the programming and verification modes are included for comparison. | | | | | Cor | ntrol | Signal | | | | | | Data | . R. | ó | | | | | | | A | CCE | 98 | C | de | • | | |-------------|--------|-------------|-----|-----|-------|------------|-----------------|-----------------|---|------|-------|----------|------|------|-------|---|----|-----|----|----------------|----------------|-----|----|-----|----|---|---| | Mode | 98 . | | | | | . O.g., L. | • | | l | | | <b>-</b> | | | | | F | ort | 12 | ŀ | | P | or | t 1 | | | | | | | TO | RST | SS | EA | PROG | V <sub>DD</sub> | Vcc | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | Programn | ning | 0 | 0 | 1 | нν | 1 | $V_{DDH}$ | Vcc | | | | Add | ress | ; | | | Ι. | Add | dr | a <sub>0</sub> | a <sub>1</sub> | Х | х | Х | Х | х | Х | | Mode | | 0 | 1 | 1 | Н٧ | STB | | | | | | Dat | a In | | | | Τ. | Add | dr | 1 | | | | | | | | | Verificatio | n | 0 | 0 | 1 | Н۷ | 1 | | Vcc | | | | Add | ress | ; | | | Τ. | Ado | dr | a <sub>0</sub> | a <sub>1</sub> | Х | Х | х | Х | X | Х | | Mode | | 1 | 1 | 1 | H۷ | 1 | Vcc | Vcc | | | | Data | ı Ou | t | | | ١. | Ádo | dr | | | | | | | | | | Sync Mod | е | STB<br>High | 0 | HV | 0 | Х | V <sub>CC</sub> | V <sub>CC</sub> | Х | Х | Х | Х | х | х | х | X | X | х | X | × | X | X | X | X | X | Х | X | | Signature | Prog | 0 | 0 | 1 | Н۷ | 1 | $V_{DDH}$ | Vcc | | Addr | . (se | e Siç | Mo | de 1 | able) | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | х | х | 1 | | Mode | | 0 | 1 | 1 | Н٧ | STB | $V_{DDH}$ | Vcc | | | | Dat | a In | | | | 0 | 0 | 0 | | | | | | | | | | | Verify | 0 | 0 | 1 | Н٧ | 1 | Vcc | Vcc | | Addr | . (se | e Sig | Мо | de 1 | able) | ŀ | 0 | 0 | 0 | | | | | | | | | | | | 1 | 1 | 1 | Н٧ | 1 | Vcc | $v_{cc}$ | | | | Data | Ou | t | | | 0 | 0 | 0 | | | | | | | | | | Security | Prog | 0 | 0 | 1 | Н۷ | 1 | $V_{DDH}$ | Vcc | | | | Add | ress | | | | 0 | 0 | 0 | | | | | | | | | | Bit/Byte | | 0 | 1 | - | H۷ | STB | $V_{DDH}$ | | | | | Dat | a In | | | | 0 | 0 | 0 | | | | | | | | | | | Verify | 0 | 0 | 1 | H۷ | 1 | 2 | Vcc | | | | Add | ress | | | | 0 | 0 | 0 | | | | | | | | | | | | 1 | 1 | 1 | ۲ | 1 | VCC | Vcc | | | | Data | Ou | t | | | 0 | 0 | 0 | | | | | | | | | #### NOTES 1. $a_0 = 0$ or 1; $a_1 = 0$ or 1. $a_0$ must $= a_1$ . ## **ABSOLUTE MAXIMUM RATINGS\*** | Ambient Temperature Under Bias0°C to +70°C | |---------------------------------------------------------------------------| | Storage Temperature $\dots -65^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ | | Voltage on Any Pin with | | Respect to Ground0.5V to +7V | | Power Dissipation 1.5 W | NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ## **D.C. CHARACTERISTICS** $T_A = 0$ °C to +70°C, $V_{CC} = V_{DD} = +5V \pm 10\%$ | Symbol | Parameter | UPI-41A | H/42AH | Units | Notes | |------------------|------------------------------------------------------|---------|-----------------|-------|--------------------------| | Oybo. | i diametei | Min | Max | Units | 140169 | | V <sub>IL</sub> | Input Low Voltage (Except XTAL1, XTAL2, RESET) | -0.5 | 0.8 | ٧ | | | V <sub>IL1</sub> | Input Low Voltage (XTAL1, XTAL2, RESET) | - 0.5 | 0.6 | ٧ | | | V <sub>IH</sub> | Input High Voltage (Except XTAL1, XTAL2, RESET) | 2.0 | V <sub>CC</sub> | ٧ | | | V <sub>IH1</sub> | Input High Voltage (XTAL1, RESET) | 3.5 | Vcc | ٧ | | | V <sub>IH2</sub> | Input High Voltage (XTAL2) | 2.2 | Vcc | ٧ | | | VOL | Output Low Voltage (D <sub>0</sub> -D <sub>7</sub> ) | | 0.45 | ٧ | I <sub>OL</sub> = 2.0 mA | ## **D.C. CHARACTERISTICS** $T_A = 0$ °C to +70°C, $V_{CC} = V_{DD} = +5V \pm 10\%$ (Continued) | Cumbal | Parameter | UPI-41A | H/42AH | Units | Notes | |-------------------------|-----------------------------------------------------------------------------------------------|---------|--------|-------|----------------------------------------------------------------| | Symbol | raiametei | Min | Max | | | | V <sub>OL1</sub> | Output Low Voltage (P <sub>10</sub> P <sub>17</sub> , P <sub>20</sub> P <sub>27</sub> , Sync) | | 0.45 | ٧ | I <sub>OL</sub> = 1.6 mA | | V <sub>OL2</sub> | Output Low Voltage (PROG) | | 0.45 | ٧ | $I_{OL} = 1.0 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage (D <sub>0</sub> -D <sub>7</sub> ) | 2.4 | | ٧ | $I_{OH} = -400 \mu\text{A}$ | | V <sub>OH1</sub> | Output High Voltage (All Other Outputs) | 2.4 | | | $I_{OH} = -50 \mu\text{A}$ | | I <sub>IL</sub> | Input Leakage Current (T <sub>0</sub> , T <sub>1</sub> , RD, WR, CS, A <sub>0</sub> , EA) | | ±10 | μΑ | $V_{SS} \le V_{IN} \le V_{CC}$ | | IOFL | Output Leakage Current (D <sub>0</sub> -D <sub>7</sub> , High Z State) | | ±10 | μÁ | V <sub>SS</sub> + 0.45<br>≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | ILI | Low Input Load Current (P <sub>10</sub> P <sub>17</sub> , P <sub>20</sub> P <sub>27</sub> ) | | 0.3 | mA | $V_{IL} = 0.8V$ | | I <sub>LI1</sub> | Low Input Load Current (RESET, SS) | | 0.2 | mA | $V_{IL} = 0.8V$ | | IDD | V <sub>DD</sub> Supply Current | | 20 | mA | Typical = 8 mA | | Icc + I <sub>DD</sub> | Total Supply Current | | 135 | mA | Typical = 80 mA | | I <sub>DD</sub> Standby | Power Down Supply Current | | 20 | mA | Typical = 8 mA | | ІІН | Input Leakage Current (P <sub>10</sub> -P <sub>17</sub> , P <sub>20</sub> -P <sub>27</sub> ) | | 100 | μΑ | $V_{IN} = V_{CC}$ | | C <sub>IN</sub> | Input Capacitance | | 10 | рF | $T_A = 25^{\circ}C^{(1)}$ | | C <sub>IO</sub> | I/O Capacitance | | 20 | pF | $T_A = 25^{\circ}C(1)$ | #### NOTE: ## D.C. CHARACTERISTICS—PROGRAMMING $T_A = 25^{\circ}C \pm 5^{\circ}C$ , $V_{CC} = 6V \pm 0.25V$ , $V_{DD} = 12.5V \pm 0.5V$ | Symbol | Parameter | Min | Max | Units | |------------------|---------------------------------------------|------|------|-------| | V <sub>DDH</sub> | V <sub>DD</sub> Program Voltage High Level | 12 | 13 | V(1) | | V <sub>DDL</sub> | V <sub>DD</sub> Voltage Low Level | 4.75 | 5.25 | ٧ | | V <sub>PH</sub> | PROG Program Voltage High Level | 2.0 | 5.5 | ٧ | | V <sub>PL</sub> | PROG Voltage Low Level | -0.5 | 0.8 | ٧ | | V <sub>EAH</sub> | Input High Voltage for EA | 12.0 | 13.0 | V(2) | | V <sub>EAL</sub> | EA Voltage Low Level | -0.5 | 5.25 | ٧ | | I <sub>DD</sub> | V <sub>DD</sub> High Voltage Supply Current | | 50.0 | mA | | IEA | EA High Voltage Supply Current | | 1.0 | mA | #### NATES - 1. Voltages over 13V applied to pin $V_{\mbox{\scriptsize DD}}$ will permanently damage the device. - 2. VEAH must be applied to EA before VDDH and removed after VDDL. - 3. V<sub>CC</sub> must be applied simultaneously or before V<sub>DD</sub> and must be removed simultaneously or after V<sub>DD</sub>. <sup>1.</sup> Sampled, not 100% tested. ## A.C. CHARACTERISTICS $T_A = 0^{\circ}C$ to $+70^{\circ}C, V_{\mbox{SS}} = 0V, V_{\mbox{CC}} = V_{\mbox{DD}} = +5V \pm 10\%$ #### **DBB READ** | Symbol | Parameter | Min | Max | Units | |-----------------|--------------------------------------|-----|-----|-------| | t <sub>AR</sub> | CS, A <sub>0</sub> Setup to RD ↓ | 0 | | ns | | t <sub>RA</sub> | CS, A <sub>0</sub> Hold After RD↑ | 0 | | ns | | t <sub>RR</sub> | RD Pulse Width | 160 | | ns | | t <sub>AD</sub> | CS, A <sub>0</sub> to Data Out Delay | | 130 | ns | | t <sub>RD</sub> | RD ↓ to Data Out Delay | 0 | 130 | ns | | t <sub>DF</sub> | RD↑ to Data Float Delay | | 85 | ns | ### **DBB WRITE** | Symbol | Parameter | Min | Max | Units | |-----------------|------------------------------------|-----|-----|-------| | t <sub>AW</sub> | CS, A <sub>0</sub> Setup to WR ↓ | 0 | | ns | | t <sub>WA</sub> | CS, A <sub>0</sub> Hold After WR ↑ | 0 | | ns | | tww | WR Pulse Width | 160 | | ns | | t <sub>DW</sub> | Data Setup to WR ↑ | 130 | | ns | | t <sub>WD</sub> | Data Hold After WR ↑ | 0 | | ns | #### **CLOCK** | Symbol | Parameter | Min | Max | Units | |----------------------------------|-----------------|-----|------|-------------------| | t <sub>CY</sub> (UPI-41AH/42AH) | Cycle Time | 1.2 | 9.20 | μs <sup>(1)</sup> | | t <sub>CYC</sub> (UPI-41AH/42AH) | Clock Period | 80 | 613 | ns | | tpwH | Clock High Time | 30 | | ns | | tpWL | Clock Low Time | 30 | | ns | | t <sub>R</sub> | Clock Rise Time | | . 10 | ns | | .t <sub>F</sub> | Clock Fall Time | | 10 | ns | #### NOTE: ## A.C. CHARACTERISTICS DMA | Symbol | Parameter | Min | Max | Units | |------------------|-------------------------|-----|-----|-------| | t <sub>ACC</sub> | DACK to WR or RD | 0 | | ns | | t <sub>CAC</sub> | RD or WR to DACK | 0 | | ns | | t <sub>ACD</sub> | DACK to Data Valid | 0 | 130 | ns | | <sup>t</sup> CRQ | RD or WR to DRQ Cleared | | 110 | ns(1) | #### NOTE: 1. $C_L = 150 pF$ . <sup>1.</sup> $t_{CY} = 15/f(XTAL)$ ## A.C. CHARACTERISTICS—PROGRAMMING $T_A = 25^{\circ}C \pm 5^{\circ}C$ , $V_{CC} = 6V \pm 0.25V$ , $V_{DDL} = +5V \pm 0.25V$ , $V_{DDH} = 12.5V \pm 0.5V$ (8741AH/8742AH ONLY) | Symbol | Parameter | Min | Max | Units | |---------------------------------|-------------------------------------|------------------|------------------|-------------------| | t <sub>AW</sub> | Address Setup Time to RESET ↑ | 4t <sub>CY</sub> | | | | t <sub>WA</sub> | Address Hold Time After RESET ↑ | 4t <sub>CY</sub> | | | | t <sub>DW</sub> | Data in Setup Time to PROG ↓ | 4t <sub>CY</sub> | | | | t <sub>WD</sub> | Data in Hold Time After PROG ↑ | 4t <sub>CY</sub> | | | | tpw | Initial Program Pulse Width | 0.95 | 1.05 | ms <sup>(1)</sup> | | t <sub>TW</sub> | Test 0 Setup Time for Program Mode | 4t <sub>CY</sub> | | | | twr | Test 0 Hold Time After Program Mode | 4t <sub>CY</sub> | | | | t <sub>DO</sub> | Test 0 to Data Out Delay | | 4t <sub>CY</sub> | | | tww | RESET Pulse Width to Latch Address | 4t <sub>CY</sub> | | | | t <sub>r</sub> , t <sub>f</sub> | PROG Rise and Fall Times | 0.5 | 100 | μs | | tcy | CPU Operation Cycle Time | 2.5 | 3.75 | μs | | t <sub>RE</sub> | RESET Setup Time Before EA↑ | 4t <sub>CY</sub> | | | | topw | Overprogram Pulse Width | 2.85 | 78.75 | ms <sup>(2)</sup> | | t <sub>DE</sub> | EA High to V <sub>DD</sub> High | 1t <sub>CY</sub> | | | #### NOTES: - 1. Typical Initial Program Pulse width tolerance = 1 ms $\pm 5\%$ . - 2. This variation is a function of the iteration counter value, X. - 3. If TEST 0 is high, $t_{DO}$ can be triggered by RESET $\uparrow$ . ## A.C. CHARACTERISTICS PORT 2 $T_A = 0^{\circ}$ C to $+70^{\circ}$ C, $V_{CC} = +5$ V $\pm 10^{\circ}$ | Symbol | Parameter | f(t <sub>CY</sub> ) <sup>(3)</sup> | Min | Max | Units | |-----------------|------------------------------------------------|------------------------------------|-----|-----|-------| | tcp | Port Control Setup Before Falling Edge of PROG | 1/15 t <sub>CY</sub> -28 | 55 | | ns(1) | | t <sub>PC</sub> | Port Control Hold After Falling Edge of PROG | 1/10 t <sub>CY</sub> | 125 | | ns(2) | | ter | PROG to Time P2 Input Must Be Valid | 8/15 t <sub>CY</sub> -16 | | 650 | ns(1) | | tpp | Input Data Hold Time | | 0 | 150 | ns(2) | | t <sub>DP</sub> | Output Data Setup Time | 2/10 t <sub>CY</sub> | 250 | | ns(1) | | t <sub>PD</sub> | Output Data Hold Time | 1/10 t <sub>CY</sub> -80 | 45 | | ns(2) | | tpp | PROG Pulse Width | 6/10 t <sub>CY</sub> | 750 | | ns | ### NOTES: - 1. $C_L = 80 \text{ pF}.$ 2. $C_L = 20 \text{ pF}.$ 3. $t_{CY} = 1.25 \mu s.$ ## A.C. TEŞTING INPUT/OUTPUT WAVEFORM #### A.C. TESTING LOAD CIRCUIT #### **DRIVING FROM EXTERNAL SOURCE-TWO OPTIONS** #### LC OSCILLATOR MODE #### **CRYSTAL OSCILLATOR MODE** ### **WAVEFORMS** ## READ OPERATION—DATA BUS BUFFER REGISTER #### WRITE OPERATION—DATA BUS BUFFER REGISTER #### **CLOCK TIMING** #### **WAVEFORMS** (Continued) #### **COMBINATION PROGRAM/VERIFY MODE** #### NOTES: - 1. A<sub>0</sub> must be held low (0V) during program/verify modes. - 2. For VIH, VIH1, VIL1, VIL1, VDDH, and VDDL, please consult the D.C. Characteristics Table. - 3. When programming the 8741AH/8742AH, a 0.1 $\mu$ F capacitor is required across V<sub>DD</sub> and ground to suppress spurious voltage transients which can damage the device. #### **VERIFY MODE** ## **WAVEFORMS** (Continued) #### DMA #### PORT 2 #### PORT TIMING DURING EXTERNAL ACCESS (EA) On the Rising Edge of SYNC and EA is Enabled, Port Data is Valid and can be Strobed. On the Trailing Edge of Sync the Program Counter Contents are Available. **Table 2. UPI Instruction Set** | Mnemonic | Description | Bytes | Cycles | |----------------|-----------------------------------------------|---------------|--------| | ACCUMULATO | ··· | <b>D</b> ,100 | Cyclos | | ADD A, Rr | Add register to A | 1 | 1 | | ADD A, @Rr | Add data memory | 1 | i | | ADD A, GIT | to A | • | • • • | | ADD A, #data | Add immediate to A | 2 | 2 | | ADDC A, Rr | Add register to A | 1 | 1 | | 7100071,111 | with carry | • • | | | ADDC A, @Rr | Add data memory | 1 | 1 | | ADDO A, GITT | to A with carry | , | , | | ADDC A, #data | Add immediate | 2 | • | | ADDC A, # Dala | | 2 | 2 | | ANU A D- | to A with carry | | | | ANL A, Rr | AND register to A | 1 | 1 | | ANL, A @Rr | AND data memory | 1 | 1 | | | to A | | | | ANL A, #data | AND immediate to A | 2 | 2 | | ORL A, Rr | OR register to A | 1 | 1 | | ORL, A, @Rr | OR data memory | 1 | 1 | | | to A | | | | ORLA, #data | OR immediate to A | 2 | 2 | | XRL A, Rr | Exclusive OR regis- | 1 | 1 | | | ter to A | | | | XRL A, @Rr | Exclusive OR data | 1 | 1 | | | memory to A | | | | XRL A, #data | Exclusive OR imme- | 2. | 2 | | • | diate to A | | _ | | INC A | Increment A | 1 | 1 | | DEC A | Decrement A | 1 | 1 | | CLRA | Clear A | 1 | 1 | | CPL A | Complement A | 1 | i | | DA A | Decimal Adjust A | 1 | 1 | | SWAP A | Swap nibbles of A | 1 | 1 | | RLA | Rotate A left | 1 | 1 | | RLC A | Rotate A left through | 1 | 1 | | neo A | • | | ' | | DD A | carry | | | | RR A | Rotate A right | 1 | 1 | | RRC A | Rotate A right | 1 . | 1. | | | through carry | | | | INPUT/OUTPUT | | | | | IN A, Pp | Input port to A | 1 | 2 | | OUTL Pp, A | Output A to port | 1 | 2 | | ANL Pp, #data | AND immediate to | 2 | 2 | | • . | port | | | | ORL Pp. #data | OR immediate to | 2 | 2 | | | port | | _ | | IN A, DBB | Input DBB to A, | 1 | 1 | | , | clear IBF | • | • | | OUT DBB, A | Output A to DBB, | 1, | 1 | | 001 000,71 | set OBF | ٠. | ' [ | | MOV STS, A | | 1 | 1 | | MICV 313, A | A <sub>4</sub> -A <sub>7</sub> to Bits 4-7 of | ' | ' | | MOVE A D | Status | | _ | | MOVD A, Pp | Input Expander | 1 | 2 | | 140VD D - 1 | port to A | _ | | | MOVD Pp, A | Output A to | 1 | 2 | | | Expander port | | _ | | ANLD Pp, A | AND A to Expander | 1 | 2 | | | port | | | | ORLD Pp, A | OR A to Expander | 1 | 2 | | | port | | Į. | | traction set | | | | | | | |----------------|----------------------|-------|--------|--|--|--| | Mnemonic | Description | Bytes | Cycles | | | | | DATA MOVES | | | | | | | | MÖV A, Rr | Move register to A | 1 | 1 | | | | | MOV.A, @Rr | Move data memory | 1 | . 1 | | | | | | to A | | | | | | | MOV A, #data | Move immediate to A | 2 | 2 | | | | | MOV Rr, A | Move A to register | 1 | 1 | | | | | MOV @Rr, A | Move A to data | 1 | 1 | | | | | | memory | | | | | | | MOV Rr, #data | Move immediate to | 2 | 2 | | | | | | register | | , – | | | | | MOV @Rr, | Move immediate to | 2 | 2 | | | | | #data | data memory | | _ | | | | | MOV A, PSW | Move PSW to A | 1 | 1 | | | | | MOV PSW, A | Move A to PSW | 1 | 1 | | | | | XCH A, Rr | Exchange A and | 1 | 1 | | | | | | register | • | • | | | | | XCH A, @Rr | Exchange A and | 1 | 1 | | | | | Morry, Cru | data memory | • | ' | | | | | XCHD A, @Rr | Exchange digit of A | 1 | 1 | | | | | AOIDA, GIII | and register | ' | ' | | | | | MOVP A, @A | - | 1 | 2 | | | | | MOVEA, WA | Move to A from | ' | 2 | | | | | MOVP3, A, @A | current page | 1 | • | | | | | 1010VF3, A, WA | Move to A from | ' | 2 | | | | | | page 3 | | | | | | | TIMER/COUNT | | | | | | | | MOV A, T | Read Timer/Counter | 1 | . 1 | | | | | MOV'T, A | Load Timer/Counter | 1 | 1 | | | | | STRTT | Start Timer | 1 | 1 | | | | | STRT CNT | Start Counter | 1 | 1 | | | | | STOP TONT | Stop Timer/Counter | 1, | 1 | | | | | EN TONTI | Enable Timer/ | 1 | 1 | | | | | | Counter Interrupt | | | | | | | DISTONTI | Disable Timer/ | 1 | 1 | | | | | | Counter Interrupt | | | | | | | CONTROL | | | | | | | | EN DMA | Enable DMA Hand- | 1 | 1 | | | | | | shake Lines | • | ' | | | | | ENI | Enable IBF Interrupt | 1 | 1 | | | | | | Enable Ibi Intellapt | • | ' | | | | | DIS I | Diable IBF Inter- | 1 | 1 | | | | | DIO I | rupt | • | ' | | | | | EN FLAGS | Enable Master | 1 | 1 | | | | | ENFLAGS | | | ' | | | | | SEL RB0 | Interrupts | | | | | | | SEL ROU | Select register | 1 | . 1 | | | | | CEL DD4 | bank 0 | | | | | | | SEL RB1 | Select register | 1 | 1 | | | | | NOD | bank 1 | | | | | | | NOP | No Operation | 1 | 1 | | | | | REGISTERS | | | | | | | | INC Rr | Increment register | 1 | 1 | | | | | INC @Rr | Increment data | 1 | 1 | | | | | | memory | | | | | | | DEC Rr | Decrement register | 1 | 1 | | | | | · | | | | | | | Table 2. UPI Instruction Set (Continued) | Mnemonic | Description | Bytes | Cycles | |---------------|---------------------------------|-------|--------| | SUBROUTINE | | | | | CALL addr | Jump to subroutine | 2 | 2 | | RET | Return | 1 | 2 | | RETR | Return and restore | 1 | 2 | | | status | | | | FLAGS | | | | | CLR C | Clear Carry | 1 | 1 | | CPL C | Complement Carry | 1 | 1 | | CLR F0 | Clear Flag 0 | 1 | 1 | | CPL F0 | Complement Flag 0 | 1. | 1 | | CLR F1 | Clear F1 Flag | 1 | 1 | | CPL F1 | Complement F1 Flag | 1 | 1 | | BRANCH | | | | | JMP addr | Jump unconditional | 2 | 2 | | JMPP @A | Jump indirect | 1 | 2 | | DJNZ Rr, addr | Decrement register | 2 | 2 | | | and jump | | | | JC addr | Jump on Carry = 1 | 2 | 2 | | JNC addr | Jump on Carry = 0 | 2 | 2 | | JZ addr | Jump on A Zero | 2 | 2 | | JNZ addr | Jump on A not Zero | 2 | 2 | | JT0 addr | Jump on $T0 = 1$ | 2 | 2 | | JNT0 addr | Jump on $T0 = 0$ | 2 | 2 | | JT1 addr | Jump on $T1 = 1$ | 2 | 2 | | JNT1 addr | Jump on $T1 = 0$ | 2 | 2 | | JF0 addr | Jump on F0 Flag = 1 | 2 | 2 | | JF1 addr | Jump on F1 Flag = 1 | 2 | 2 | | JTF addr | Jump on Timer Flag | 2 | 2 | | | <ul><li>1, Clear Flag</li></ul> | | | | JNIBF addr | Jump on IBF Flag<br>= 0 | 2 | 2 | | JOBF addr | Jump on OBF Flag<br>= 1 | 2 | 2 | | JBb addr | Jump on Accumula-<br>for Bit | 2 | 2 |