

Data sheet acquired from Harris Semiconductor SCHS027C – Revised February 2004

# **CD4017B, CD4022B Types**

## **CMOS Counter/Dividers**

High-Voltage Types (20-Volt Rating) CD4017B—Decade Counter with

10 Decoded Outputs

CD4022B—Octal Counter with

8 Decoded Outputs

■ CD4017B and CD4022B are 5stage and 4-stage Johnson counters having 10 and 8 decoded outputs, respectively. Inputs include a CLOCK, a RESET, and a CLOCK INHIBIT signal. Schmitt trigger action in the CLOCK input circuit provides pulse shaping that allows unlimited clock input pulse rise and fall times.

These counters are advanced one count at the positive clock signal transition if the CLOCK INHIBIT signal is low. Counter advancement via the clock line is inhibited when the CLOCK INHIBIT signal is high. A high RESET signal clears the counter to its zero count. Use of the Johnson counter configuration permits high-speed operation, 2-input decode-gating and spike-free decoded outputs. Anti-lock gating is provided, thus assuring proper counting sequence. The decoded outputs are normally low and go high only at their respective decoded time slot. Each decoded output remains high for one full clock cycle. A CARRY-OUT signal completes one cycle every 10 clock input cycles in the CD4017B or every 8 clock input cycles in the CD4022B and is used to ripple-clock the succeeding device in a multi-device counting chain.

#### Features:

- Fully static operation
- Medium-speed operation . . .10 MHz (typ.) at V<sub>DD</sub> = 10 V
- Standardized, symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13A, "Standard Specifications for Description of 'B' Series CMOS Devices"

#### Applications:

- Decade counter/decimal decode display (CD4017B)
- Binary counter/decoder
- Frequency division
- Counter control/timers
- Divide-by-N counting
- For further application information, see ICAN-6166 "COS/MOS MSI Counter and Register Design and Applications"

The CD4017B and CD4022B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic package (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). The CD4017B types also are supplied in 16-lead small-outline packages (M and M96 suffixes).

## 



#### RECOMMENDED OPERATING CONDITIONS

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTICS                                          | V <sub>DD</sub> | LIMITS |          | UNITS    |  |
|----------------------------------------------------------|-----------------|--------|----------|----------|--|
|                                                          | (V)             | Min.   | Max.     |          |  |
| Supply-Voltage Range (For T <sub>A</sub> = Full Package- |                 |        |          |          |  |
| Temperature Range)                                       |                 | 3      | 18       | V        |  |
|                                                          | 5               | -      | 2.5      |          |  |
| Clock Input Frequency, f <sub>CL</sub>                   | 10              | _      | 5        | MHz      |  |
|                                                          | 15              | -      | 5.5      |          |  |
|                                                          | 5               | 200    |          | :        |  |
| Clock Pulse Width, t <sub>W</sub>                        | 10              | 90     |          | ns       |  |
|                                                          | 15              | 60     | -        |          |  |
|                                                          | 5               |        |          |          |  |
| Clock Rise & Fall Time, trCL, tfCL                       | 10              | UNLIN  |          |          |  |
|                                                          | 15              |        | ]        |          |  |
|                                                          | 5               | 230    | -        |          |  |
| Clock Inhibit Setup Time, t <sub>s</sub>                 | 10              | 100    | _        | ns       |  |
|                                                          | 15              | 70     | _        | 1        |  |
|                                                          | 5               | 260    |          |          |  |
| Reset Pulse Width, t <sub>RW</sub>                       | 10              | 110    | -        | ns       |  |
|                                                          | 15              | 60     | -        | <u> </u> |  |
|                                                          | 5               | 400    | _        |          |  |
| Reset Removal Time, trem                                 | 10              | 280    | -        | ns       |  |
|                                                          | 15              | 150    | <u> </u> |          |  |

<sup>\*</sup>Only if Pin 14 is used as the clock input. If Pin 13 is used as the clock input and Pin 14 is tied high (for advancing count on negative transition of the clock), rise and fall time should be  $\leq$  15  $\mu$ s.



TOP VIEW
CD4017B
TERMINAL DIAGRAM



TOP VIEW

NC - no connection

CD4022B

TERMINAL DIAGRAM





Fig. 3 – Logic diagram for CD40228.

| MAXIMUM RATINGS, Absolute-Maximum Values:                                  |
|----------------------------------------------------------------------------|
| DC SUPPLY-VOLTAGE RANGE, (VDD)                                             |
| Voltages referenced to V <sub>SS</sub> Terminal)0.5V to +20V               |
| INPUT VOLTAGE RANGE, ALL INPUTS0.5V to VDD +0.5V                           |
| DC INPUT CURRENT, ANY ONE INPUT ±10mA                                      |
| POWER DISSIPATION PER PACKAGE (PD):                                        |
| For T <sub>A</sub> = -55°C to +100°C                                       |
| For T <sub>A</sub> = +100°C to +125°C Derate Linearity at 12mW/°C to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                   |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types)                |
| OPERATING-TEMPERATURE RANGE (TA)55°C to +125°C                             |
| STORAGE TEMPERATURE RANGE (Tstg)65°C to +150°C                             |
| LEAD TEMPERATURE (DURING SOLDERING):                                       |
| At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max         |



Fig. 5- Typical output low (sink) current characteristics.



Fig. 6- Minimum output low (sink) current characteristics.



Fig. 7- Typical output high (source) current characteristics.



Fig. 8- Minimum output high (source) current characteristics.

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARAC-<br>TERISTIC                            | CON            | DITIO | FIONS LIMITS AT INDICATED TEN |          |       | EMPERATURES (°C) |       |       |       |      |    |  |  |  |
|------------------------------------------------|----------------|-------|-------------------------------|----------|-------|------------------|-------|-------|-------|------|----|--|--|--|
|                                                | v <sub>o</sub> | VIN   | V <sub>DD</sub>               |          |       |                  |       |       | +25   |      | S  |  |  |  |
|                                                | (V)            | (V)   | (8)                           | -55      | -40   | +85              | +125  | Min.  | Тур.  | Max. |    |  |  |  |
| Quiescent<br>Device                            | _              | 0,5   | 5                             | 5        | 5     | 150              | 150   | _     | 0.04  | 5    |    |  |  |  |
|                                                | -              | 0,10  | 10                            | 10       | 10    | 300              | 300   | _     | 0.04  | 10   | μА |  |  |  |
| Current,<br>I <sub>DD</sub> Max.               | _              | 0,15  | 15                            | 20       | 20    | 600              | 600   | _     | 0.04  | 20   |    |  |  |  |
| IDD Max                                        |                | 0,20  | 20                            | 100      | 100   | 3000             | 3000  | -     | 0.08  | 100  |    |  |  |  |
| Output Low                                     | 0.4            | 0,5   | 5                             | 0.64     | 0.61  | 0.42             | 0.36  | 0.51  | 1     |      |    |  |  |  |
| (Sink) Current                                 | 0.5            | 0,10  | 10                            | 1.6      | 1.5   | 1.1              | 0.9   | 1.3   | 2.6   | -    |    |  |  |  |
| OL Min.                                        | 1.5            | 0,15  | 15                            | 4.2      | 4     | 2.8              | 2.4   | 3.4   | 6.8   | -    |    |  |  |  |
| Outros High                                    | 4.6            | 0,5   | 5                             | -0.64    | -0.61 | -0.42            | -0.36 | -0.51 | -1    | _    | m/ |  |  |  |
| Output High (Source)                           | 2.5            | 0,5   | 5                             | -2       | -1.8  | -1.3             | -1.15 | -1.6  | -3.2  | _    |    |  |  |  |
| Ilou Min. ⊱                                    | 9.5            | 0,10  | 10                            | -1.6     | -1.5  | -1.1             | -0.9  | -1.3  | -2.6  | -    |    |  |  |  |
|                                                | 13.5           | 0,15  | 15                            | -4.2     | -4    | -2.8             | -2.4  | -3.4  | -6.8  | -    |    |  |  |  |
| Output Voltage:                                |                | 0,5   | 5                             | 0.05     |       |                  | _     | 0     | 0.05  |      |    |  |  |  |
| Low-Level,                                     |                | 0,10  | 10                            | 0.05 - 0 |       |                  | 0.05  |       |       |      |    |  |  |  |
| VOL Max.                                       | -              | 0,15  | 15                            | 0.05     |       |                  | _     | 0     | 0.05  | v    |    |  |  |  |
| Output                                         | -              | 0,5   | 5                             |          | 4     | .95              |       | 4.95  | 5     | _    |    |  |  |  |
| Voltage:                                       |                | 0,10  | 10                            |          | 9     | .95              |       | 9.95  | 10    |      |    |  |  |  |
| High-Level, -<br>VOH Min.                      | _              | 0,15  | 15                            |          | 14    | .95              |       | 14.95 | 15    | . –  |    |  |  |  |
| 0                                              | 0.5,4.5        | -     | 5                             | 1.5<br>3 |       |                  |       |       | 1.5   |      |    |  |  |  |
| Input Low<br>Voltage                           | 1,9            | _     | 10                            |          |       |                  |       |       | _     | 3    |    |  |  |  |
| 1 44 44                                        | 1.5,13.5       | _     | 15                            |          | _     | 4                |       |       | _     | 4    | l۷ |  |  |  |
| Input High<br>Voltage,<br>V <sub>IH</sub> Min. | 0.5,4.5        | _     | 5                             |          |       | 3.5              |       | 3.5   | _     | _    | 1  |  |  |  |
|                                                | 1,9            | -     | 10                            | 7        |       |                  | 7     | -     | -     | 1    |    |  |  |  |
|                                                | 1.5,13.5       |       | 15                            | 11 11    |       |                  | -     | -     |       |      |    |  |  |  |
| Input Current IN Max.                          | _              | 0,18  | 18                            | ±0.1     | ±0.1  | ±1               | ±1    | -     | ±10-5 | ±0.1 | μΑ |  |  |  |

### **DYNAMIC ELECTRICAL CHARACTERISTICS**

At T<sub>A</sub> = 25°C, Input t<sub>r</sub>, t<sub>f</sub> = 20 ns, C<sub>L</sub> = 50 pF, R<sub>L</sub> = 200 k $\Omega$ 

| CHARACTERISTIC                                                                    | CONDITIONS          | LIMITS            |                  |                   |       |
|-----------------------------------------------------------------------------------|---------------------|-------------------|------------------|-------------------|-------|
| •                                                                                 | V <sub>DD</sub> (V) | Min.              | Тур.             | Max.              | UNITS |
| CLOCKED OPERATION                                                                 |                     |                   |                  |                   |       |
| Propagation Delay Time, tpHL, tpLH Decode Out                                     | 5<br>10<br>15       | _<br>_<br>_       | 325<br>135<br>85 | 650<br>270<br>170 | ns    |
| Carry Out                                                                         | 5<br>10<br>15       | -<br>-<br>-       | 300<br>125<br>80 | 600<br>250<br>160 | 113   |
| Transition Time, t <sub>THL</sub> , t <sub>TLH</sub> Carry Out or Decode Out Line | 5<br>10<br>15       | -<br>-<br>-       | 100<br>50<br>40  | 200<br>100<br>80  | ns    |
| Maximum Clock Input Frequency, fCL*                                               | 5<br>10<br>15       | 2.5<br>5<br>5.5   | 5<br>10<br>11    | _<br>_<br>_       | MHz   |
| Minimum Clock Pulse Width, tw                                                     | 5<br>10<br>15       |                   | 100<br>45<br>30  | 200<br>90<br>60   | ns    |
| Clock Rise or Fall Time, t <sub>r</sub> CL, t <sub>f</sub> CL                     | 5, 10, 15           | UNLIMITED         |                  |                   |       |
| Minimum Clock Inhibit<br>to Clock Setup Time, t <sub>S</sub>                      | 5<br>10<br>15       | <del>-</del><br>- | 115<br>50<br>35  | 230<br>100<br>70  | ns    |
| Input Capacitance, C <sub>IN</sub>                                                | Any Input           | _                 | 5                | _                 | pΕ    |
| RESET OPERATION                                                                   |                     |                   |                  |                   |       |
| Propagation Delay Time, tpHL, tpLH Carry Out or Decode Out Lines                  | 5<br>10<br>15       | -<br>-            |                  | 530<br>230<br>170 | ns    |
| Minimum Reset Pulse Width, t <sub>W</sub>                                         | 5<br>10<br>15       |                   |                  | 260<br>110<br>60  | ns    |
| Minimum Reset Removal Time                                                        | 5<br>10<br>15       | <br>-             | 140              | 400<br>280<br>150 | ns    |

Measured with respect to carry output line.



Fig. 9 - Propagation delay, setup, and reset removel time waveforms.



Fig. 10 — Typical transition time as a function of load capacitance.



Fig. 11 – Typical propagation delay time as a function of load capacitance (clock to decode output).



Fig. 12 — Typical propagation delay time as a function of load capacitance (clock to carry-out).



Fig. 13 - Typical dyanamic power dissipation as a function of clock input frequency.



Fig. 17 - Dynamic power dissipation test circuit.

Fig. 18 - Divide by N counter (N ≤ 10) with N decoded outputs.



Fig. 16 - Input-voltage test circuit.

When the Nth decoded output is reached (Nth clock pulse) the S-R flip flop (constructed from two NOR gates of the CD4001B) generates a reset pulse which clears the CD4017B or CD4022B to its zero count. At this time, if the Nth decoded output is greater than or equal to 6 in the CD-4017B or 5 in the CD4022B, the COUT line goes high to clock the next CD4017B or CD-4022B counter section. The "0" decoded output also goes high at this time. Coincidence of the clock low and decoded "0" output low resets the S-R flip flop to enable the CD4017B or CD4022B. If the Nth decoded output is less than 6 (CO4(-17B) or 5 (CD4022B), the COUT line will not go high and, therefore, cannot be used, in this case "0" decoded output may be used to perform the clocking function for the next counter.



Fig. 19 - Cascading the CD4017B.

#### CHIP DIMENSIONS AND PAD LAYOUTS





CD4017BH

CD4022BH

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils (10<sup>-3</sup> inch).

## 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### D (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

#### **8 PINS SHOWN**



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012

### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



### PW (R-PDSO-G\*\*)

#### 14 PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated