



SN/5LBC182

SLLS500 - MAY 2001

# DIFFERENTIAL BUS TRANSCEIVER

#### **FEATURES**

- One-Fourth Unit Load Allows up to 128 Devices on a Bus
- ESD Protection for Bus Terminals:
  - ±15-kV Human Body Model
  - ±8-kV IEC61000-4-2, Contact Discharge
  - ±15-kV IEC61000-4-2, Air-Gap Discharge
- Meets or Exceeds the Requirements of ANSI Standard TIA/EIA-485-A and ISO 8482: 1987(E)
- Controlled Driver Output-Voltage Slew Rates Allow Longer Cable Stub Lengths
- Designed for Signaling Rates<sup>†</sup> Up to 250-kbps
- Low Disabled Supply Current . . . 250 μA Max
- Thermal Shutdown Protection
- Open-Circuit Fail-Safe Receiver Design
- Receiver Input Hysteresis . . . 70 mV Typ
- Glitch-Free Power-Up and Power-Down Protection

# **APPLICATIONS**

- Utility Meters
- Industrial Process Control
- Building Automation

# **DESCRIPTION**

The SN65LBC182 and SN75LBC182 are differential data line transceivers with a high level of ESD protection in the trade-standard footprint of the SN75176. They are designed for balanced transmission lines and meet ANSI standard TIA/EIA-485-A and ISO 8482. The SN65LBC182 and SN75LBC182 combine a 3-state, differential line driver and differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, which can be externally connected together to function as a direction control.

The driver outputs and the receiver inputs connect internally to form a differential input/output (I/O) bus port that is designed to offer minimum loading to the bus. This port operates over a wide range of common-mode voltage, making the device suitable for party-line applications. The device also includes additional features for party-line data buses in electrically noisy environment applications such as industrial process control or power inverters.

The SN75LBC182 and SN65LBC182 bus pins also exhibit a high input resistance equivalent to one-fourth unit load allowing connection of up to 128 similar devices on the bus. The high ESD tolerance protects the device for cabled connections. (For an even higher level of protection, see the SN65/75LBC184, literature number SLLS236.)

The differential driver design incorporates slew-rate-controlled outputs sufficient to transmit data up to 250 kbps. Slew-rate control allows longer unterminated cable runs and longer stub lengths from the main backbone than possible with uncontrolled voltage transitions. The receiver design provides a fail-safe output of a high level when the inputs are left floating (open circuit). Very low device supply current can be achieved by disabling the driver and the receiver.

The SN65LBC182 is characterized for operation from –40°C to 85°C, and the SN75LBC182 is characterized for operation from 0°C to 70°C.

#### functional block diagram





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

†The signaling rate of a line, is the number of voltage transitions that are made per second expressed in the units bps (bits per second).



SN65LBC182D (Marked as 6LB182) SN75LBC182D (Marked as 7LB182) SN65LBC182P (Marked as 65LBC182) SN75LBC182P (Marked as 75LBC182) (TOP VIEW)



# schematic of inputs and outputs



# **Function Tables**

# DRIVER

| INPUT | ENABLE | OUTPUTS |   |  |
|-------|--------|---------|---|--|
| D     | DE     | Α       | В |  |
| Н     | Н      | Н       | L |  |
| L     | Н      | L       | Н |  |
| Х     | L      | Z       | Z |  |
| Open  | Н      | Н       | Ĺ |  |

# **RECEIVER**

| DIFFERENTIAL INPUTS             | ENABLE<br>RE | OUTPUT<br>R |
|---------------------------------|--------------|-------------|
| V <sub>ID</sub> ≥ 0.2 V         | L            | Н           |
| -0.2V < V <sub>ID</sub> < 0.2 V | L            | ?           |
| V <sub>ID</sub> ≤ -0.2 V        | L            | L           |
| X                               | Н            | Z           |
| Open                            | L            | Н           |

#### **AVAILABLE OPTIONS**

|               |                                                      | PACKAGE                                        |
|---------------|------------------------------------------------------|------------------------------------------------|
| TA            | PLASTIC SMALL-OUTLINE <sup>†</sup><br>(JEDEC MS-012) | PLASTIC DUAL-IN-LINE PACKAGE<br>(JEDEC MS-001) |
| 0°C to 70°C   | SN75LBC182D                                          | SN75LBC182P                                    |
| -40°C to 85°C | SN65LBC182D                                          | SN65LBC182P                                    |

<sup>†</sup> Add R suffix for taped and reel.



# absolute maximum ratings†

| Supply voltage range, (see Note 1) V <sub>CC</sub>           |                              |
|--------------------------------------------------------------|------------------------------|
| Voltage range at any bus terminal (A or B)                   | –15 V to 15 V                |
| Input voltage, V <sub>I</sub> (D, DE, R or RE)               |                              |
| Electrostatic discharge: Human body model (see Note 2)       | A, B, GND 15 kV              |
|                                                              | All pins                     |
| Contact discharge (IEC61000-4-2)                             | A, B, GND 8 kV               |
| Air discharge (IEC61000-4-2)                                 | A, B, GND 15 kV              |
| Continuous total power dissipation                           | See Dissipation Rating Table |
| Storage temperature range, T <sub>stq</sub>                  | –65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR‡ ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|----------------------------------------------------|----------------------------------------------|---------------------------------------|---------------------------------------|
| D       | 725 mW                                             | 5.8 mW/°C                                    | 464 mW                                | 377 mW                                |
| Р       | 1150 mW                                            | 9.2 mW/°C                                    | 736 mW                                | 598 mW                                |

<sup>&</sup>lt;sup>‡</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow. NOTE: The maximum operating junction temperature is internally limited. Use the dissipation rating table to operate below this temperature

# recommended operating conditions

|                                                          |                                             |   | MIN  | NOM | MAX  | UNIT |
|----------------------------------------------------------|---------------------------------------------|---|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                          |                                             |   | 4.75 | 5   | 5.25 | V    |
| Voltage at any bus I/O terminal (separately or com       | mon mode) V <sub>I</sub> or V <sub>IC</sub> |   | -7   |     | 12   | V    |
| High-level input voltage, VIH                            | D DE 0E                                     | = |      |     |      | .,   |
| Low-level input voltage, V <sub>IL</sub>                 | D, DE, RE                                   |   |      |     | 8.0  | V    |
| Differential input voltage, V <sub>ID</sub> (see Note 3) |                                             |   | -12  |     | 12   | V    |
| Outrat surrout 1                                         | Driver                                      |   | -60  |     | 60   | ^    |
| Output current, IO                                       | Receiver                                    |   | -8   |     | 4    | mA   |
| Operating free six temperature T                         | SN65LBC182                                  |   | -40  |     | 85   | °C   |
| Operating free-air temperature, T <sub>A</sub>           | SN75LBC182                                  |   | 0    |     | 70   | -0   |

NOTE 3: Differential input/output bus voltage is measured at the noninverting terminal A with respect to the inverting terminal B.



NOTES: 1. All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

<sup>2.</sup> Tested in accordance with JEDEC Standard 22, Test Method A114-A.

# driver electrical characteristics over recommended operating conditions

| PARAMETER               |                                                                            |                   | TEST CONDITIONS                                        |              | MIN  | TYP <sup>†</sup> | MAX | UNIT  |
|-------------------------|----------------------------------------------------------------------------|-------------------|--------------------------------------------------------|--------------|------|------------------|-----|-------|
| VIK                     | Input clamp voltage                                                        |                   | I <sub>I</sub> = -18 mA                                |              | -1.5 |                  |     | V     |
| VO                      | Output voltage                                                             |                   | IO = 0                                                 |              | 0    |                  | VCC | V     |
| D. (                    | <b>D</b> :" :: 1 !:                                                        |                   | $R_L = 54 \Omega$ ,                                    | See Figure 1 | 1.5  | 2.2              | VCC | V     |
| IVODI                   | Differential output voltage                                                |                   | $V_{\text{test}} = -7 \text{ V to } 12 \text{ V},$     | See Figure 2 | 1.5  | 2.2              | VCC | V     |
| $\Delta V_{	extsf{OD}}$ | Change in magnitude of differentia                                         | al output voltage | 0 5                                                    |              | -0.2 |                  | 0.2 |       |
| V <sub>OC</sub> (SS)    | Steady-state common-mode output                                            | ut voltage        | See Figure 1                                           |              | 1    |                  | 3   | V     |
| ΔVOC(SS)                | Change in steady-state common-movoltage                                    | ode output        |                                                        |              | -0.2 |                  | 0.2 | v     |
| VOC(PP)                 | Peak-to-peak change in common-mode output voltage during state transitions |                   | See Figures 1 and 4                                    |              |      | 0.8              |     | V     |
| loz                     | High-impedance output current                                              |                   | See receiver input cur                                 | rents        |      |                  |     |       |
| lН                      | High-level input current (D, DE)                                           |                   | V <sub>I</sub> = 2.4 V                                 |              |      |                  | 50  | μΑ    |
| I <sub>IL</sub>         | Low-level input current (D, DE)                                            |                   | V <sub>I</sub> = 0.4 V                                 |              | -50  |                  |     | μΑ    |
| los                     | Short-circuit output current                                               |                   | $V_0 = -7 \text{ V to } 12 \text{ V}$                  |              | -250 |                  | 250 | mA    |
|                         | Supply current SN75LBC1: SN65LBC1:                                         |                   |                                                        | ==           |      | 12               | 25  |       |
| ICC                     |                                                                            |                   | No load, DE at V <sub>CC</sub> , RE at V <sub>CC</sub> |              |      | 12               | 30  | 30 mA |

 $<sup>^{\</sup>dagger}$  All typical values are at  $V_{CC}$  = 5 V and  $T_A$  = 25°C.

# driver switching characteristics over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                        |                                     | TEST CONDITIONS |      | TYP   | MAX  | UNIT |
|------------------|--------------------------------------------------|-------------------------------------|-----------------|------|-------|------|------|
| t <sub>r</sub>   | Differential output signal rise time             |                                     |                 | 0.25 | 0.72  | 1.2  |      |
| tf               | Differential output signal fall time             | 1_                                  |                 | 0.25 | 0.73  | 1.2  |      |
| tPLH             | Propagation delay time, low-to-high-level output | $R_L = 54 \Omega$ ,<br>See Figure 3 | $C_L = 50 pF$ , |      |       | 1.3  | μs   |
| tPHL             | Propagation delay time, high-to-low-level output | occ rigure 3                        |                 |      |       | 1.3  |      |
| tsk(p)           | Pulse skew (tpHL - tpLH)                         |                                     |                 |      | 0.075 | 0.15 |      |
| tPZH             | Output enable time to high level                 | D 440.0                             | 0 5 5           |      |       | 3.5  |      |
| <sup>t</sup> PHZ | Output disable time from high level              | $R_L = 110 \Omega$ , See Figure 5   |                 |      |       | 3.5  | μs   |
| t <sub>PZL</sub> | Output enable time to low level                  | D 440.0                             | 0 Fi 0          |      |       | 3.5  |      |
| <sup>t</sup> PLZ | Output disable time from low level               | $R_L = 110 \Omega$ ,                | See Figure 6    |      |       | 3.5  | μS   |



# receiver electrical characteristics over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                                 | TEST COND                                         | DITIONS                          | MIN  | TYP <sup>†</sup> | MAX | UNIT |
|------------------|-----------------------------------------------------------|---------------------------------------------------|----------------------------------|------|------------------|-----|------|
| V <sub>IT+</sub> | Positive-going input threshold voltage                    |                                                   |                                  |      |                  | 0.2 |      |
| $V_{IT-}$        | Negative-going input threshold voltage                    |                                                   |                                  | -0.2 |                  |     | V    |
| V <sub>hys</sub> | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                   |                                  |      | 70               |     | mV   |
| ٧ıK              | Enable-input clamp voltage                                | I <sub>I</sub> = -18 mA                           |                                  | -1.5 |                  |     | V    |
| Vон              | High-level output voltage                                 | $V_{ID} = 200 \text{ mV}, I_{O} = -8 \text{ mA},$ | See Figure 7                     | 2.8  |                  |     | V    |
| VOL              | Low-level output voltage                                  | $V_{ID} = 200 \text{ mV}, I_{O} = 4 \text{ mA},$  | See Figure 7                     |      |                  | 0.4 | V    |
| loz              | High-impedance-state output current                       | V <sub>O</sub> = 0.4 to 2.4 V                     |                                  |      |                  | ±1  | μΑ   |
|                  |                                                           | V <sub>IH</sub> = 12 V, V <sub>CC</sub> = 5 V     |                                  |      |                  | 250 |      |
| <b>.</b>         | Post insulations of                                       | V <sub>IH</sub> = 12 V, V <sub>CC</sub> = 0 V     | Other terror at 0.17             |      |                  | 250 |      |
| 11               | Bus input current                                         | $V_{IH} = -7 \text{ V}, V_{CC} = 5 \text{ V}$     | Other input at 0 V               | -200 |                  |     | μΑ   |
|                  |                                                           | $V_{IH} = -7 \text{ V}, V_{CC} = 0 \text{ V}$     |                                  | -200 |                  |     |      |
| lн               | High-level input current (RE)                             | V <sub>IH</sub> = 2 V                             |                                  |      |                  | 50  | μΑ   |
| Ι <sub>Ι</sub> L | Low-level input current (RE)                              | V <sub>IL</sub> = 0.8 V                           |                                  | -50  |                  |     | μΑ   |
| 1                | Committee and a second                                    | Noteed                                            | DE at 0 V, RE at 0 V             |      |                  | 3.5 | mA   |
| ICC              | Supply current                                            | No load                                           | DE at 0 V, RE at V <sub>CC</sub> |      | 175              | 250 | μΑ   |

 $<sup>\</sup>dagger$  All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

# receiver switching characteristics over recommended operating conditions (unless otherwise noted)

| PARAMETER          |                                                  | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |
|--------------------|--------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| t <sub>r</sub>     | Differential output signal rise time             |                                     |     | 20  |     |      |
| t <sub>f</sub>     | Differential output signal fall time             | 0.50.5                              |     | 20  |     |      |
| <sup>t</sup> PLH   | Propagation delay time, low-to-high-level output | $C_L = 50 \text{ pF},$ See Figure 7 |     |     | 150 | ns   |
| <sup>t</sup> PHL   | Propagation delay time, high-to-low-level output |                                     |     |     | 150 |      |
| <sup>t</sup> PZH   | Output enable time to high level                 |                                     |     |     | 100 |      |
| tPZL               | Output enable time to low level                  | Con Figure 9                        |     |     | 100 | ns   |
| <sup>t</sup> PHZ   | Output disable time from high level              | See Figure 8                        |     |     | 100 |      |
| <sup>t</sup> PLZ   | Output disable time from low level               |                                     |     |     | 100 | ns   |
| t <sub>sk(p)</sub> | Pulse skew   tpHL - tpLH                         |                                     |     |     | 50  | ns   |



# PARAMETER MEASUREMENT INFORMATION



†Includes probe and jig capacitance

Figure 1. Driver Test Circuit,  $V_{\mbox{\scriptsize OD}}$  and  $V_{\mbox{\scriptsize OC}}$  Without Common-Mode Loading



Figure 2. Driver Test Circuit,  $V_{\mbox{\scriptsize OD}}$  With Common-Mode Loading



†PRR = 1 MHz, 50% duty cycle,  $t_{\Gamma}$  < 6 ns,  $t_{f}$  < 6 ns,  $Z_{O}$  = 50  $\Omega$  ‡Includes probe and jig capacitance

Figure 3. Driver Switching Test Circuit and Waveforms



Figure 4. V<sub>OC</sub> Definitions



#### PARAMETER MEASUREMENT INFORMATION



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR = 1.25 kHz, 50% duty cycle,  $t_{\Gamma} \le 10$  ns,  $t_{f} \le 10$  ns,  $t_{O} = 50 \Omega$ .
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 5. Driver tpzH and tpHZ Test Circuit and Voltage Waveforms



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR = 1.25 kHz, 50% duty cycle,  $t_{\Gamma} \le 10$  ns,  $t_{\Gamma} \le 10$  ns,
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6. Driver tpzL and tpLZ Test Circuit and Voltage Waveforms



NOTE A: This value includes probe and jig capacitance ( $\pm$  10%).

Figure 7. Receiver tpLH and tpHL Test Circuit and Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION



NOTE A: This value includes probe and jig capacitance ( $\pm$  10%).

Figure 8. Receiver tpzL, tpLZ, tpZH, and tpHZ Test Circuit and Voltage Waveforms



# **TYPICAL CHARACTERISTICS**

# **DRIVER DIFFERENTIAL OUTPUT VOLTAGE**



#### **DRIVER PROPAGATION DELAY TIME**



# **DRIVER TRANSITION TIME**



Figure 11

# **DIFFERENTIAL OUTPUT VOLTAGE**





# **TYPICAL CHARACTERISTICS**



# APPLICATION INFORMATION SN65LBC182 SN75LBC182 SN75LBC182 Up to 128 Transceivers

NOTE A: The line should be terminated at both ends in its characteristic impedance (R<sub>T</sub> = Z<sub>O</sub>). Stub lengths off the main line should be kept as short as possible.

Figure 14. Typical Application Circuit



# **MECHANICAL INFORMATION**

# D (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE PACKAGE

#### 14 PIN SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).
- D. Four center pins are connected to die mount pad.
- E. Falls within JEDEC MS-012

# **MECHANICAL INFORMATION**

# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001







i.com 22-Feb-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup>              |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|-------------------------------------------|
| SN65LBC182D      | ACTIVE                | SOIC            | D                  | 8    | 75             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1YEAR/<br>Level-1-220C-UNLIM |
| SN65LBC182DR     | ACTIVE                | SOIC            | D                  | 8    | 2500           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1YEAR/<br>Level-1-220C-UNLIM |
| SN65LBC182P      | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                            |
| SN75LBC182D      | ACTIVE                | SOIC            | D                  | 8    | 75             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1YEAR/<br>Level-1-220C-UNLIM |
| SN75LBC182DR     | ACTIVE                | SOIC            | D                  | 8    | 2500           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1YEAR/<br>Level-1-220C-UNLIM |
| SN75LBC182P      | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                            |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

None: Not yet available Lead (Pb-Free).

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated