FAIRCHILD January 2000 SEMICONDUCTOR TM **FDS6690** Single N-Channel Logic Level PWM Optimized PowerTrench® MOSFET **General Description** Features • 10 A, 30 V.  $\mathrm{R}_{\mathrm{DS(ON)}}$  = 0.0135  $\Omega$  @ V\_{GS} = 10 V This N Channel Logic Level MOSFET has been designed  ${\sf R}_{\rm DS(ON)}$  = 0.0200  $\Omega~$  @  ${\sf V}_{\rm GS}$  = 4.5 V. specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching Optimized for use in switching DC/DC converters with PWM controllers. PWM controllers. The MOSFET features faster switching and lower gate charge than other MOSFETs with comparable R<sub>DS(ON)</sub> specifications. Very fast switching . The result is a MOSFET that is easy and safer to drive (even at very high frequencies), and DC/DC power supply designs with Low gate charge (Qg typ = 13 nC). higher overall efficiency. SuperSOT<sup>™</sup>-6 SOIC-16 SOT-23 SuperSOT<sup>™</sup>-8 SO-8 SOT-223 5 4 D D 6 3 D 2 7 G S 8 **SO-8** 1

| Absolute Maximum Ratings | $T_{A} = 25^{\circ}C$ unless other wise noted |
|--------------------------|-----------------------------------------------|
|--------------------------|-----------------------------------------------|

| Symbol                           | Parameter                                         | FDS6690    | Units |
|----------------------------------|---------------------------------------------------|------------|-------|
| V <sub>DSS</sub>                 | Drain-Source Voltage                              | 30         | V     |
| V <sub>GSS</sub>                 | Gate-Source Voltage                               | ±20        | V     |
| D                                | Drain Current - Continuous (Note 1a               | ) 10       | A     |
|                                  | - Pulsed                                          | 50         |       |
| <b>D</b>                         | Power Dissipation for Single Operation (Note 1a)  | 2.5        | W     |
|                                  | (Note 1b)                                         | 1.2        |       |
|                                  | (Note 1c)                                         | 1          |       |
| Г <sub>Ј</sub> ,Т <sub>STG</sub> | Operating and Storage Temperature Range           | -55 to 150 | °C    |
| THERMA                           | L CHARACTERISTICS                                 |            |       |
| ۲ <sub>өла</sub>                 | Thermal Resistance, Junction-to-Ambient (Note 1a) | 50         | °C/W  |
| R <sub>euc</sub>                 | Thermal Resistance, Junction-to-Case (Note 1)     | 25         | °C/W  |

© 1998 Fairchild Semiconductor Corporation

| Symbol                             | Parameter                                             | Conditions                                                      | Min | Тур   | Max    | Units  |
|------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------|-----|-------|--------|--------|
| OFF CHAR                           | ACTERISTICS                                           | ·                                                               | •   |       |        | •      |
| BV <sub>DSS</sub>                  | Drain-Source Breakdown Voltage                        | $V_{GS} = 0 V, I_{D} = 250 \mu A$                               | 30  |       |        | V      |
| $\Delta BV_{DSS} / \Delta T_{J}$   | Breakdown Voltage Temp. Coefficient                   | $I_{\rm D}$ = 250 µA, Referenced to 25 °C                       |     | 21    |        | mV /°C |
| DSS                                | Zero Gate Voltage Drain Current                       | $V_{DS} = 24 V, V_{GS} = 0 V$                                   |     |       | 1      | μA     |
|                                    |                                                       | $T_{J} = 55^{\circ}C$                                           |     |       | 10     | μA     |
|                                    | Gate - Body Leakage, Forward                          | $V_{gs} = 20 \text{ V}, V_{ps} = 0 \text{ V}$                   |     |       | 100    | nA     |
| GSSR                               | Gate - Body Leakage, Reverse                          | $V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}$                  |     |       | -100   | nA     |
| ON CHARA                           | CTERISTICS (Note 2)                                   |                                                                 |     |       |        |        |
| V <sub>GS(th)</sub>                | Gate Threshold Voltage                                | $V_{\rm DS} = V_{\rm GS}, \ I_{\rm D} = 250 \ \mu {\rm A}$      | 1   | 2     | 3      | V      |
| $\Delta V_{GS(th)} / \Delta T_{J}$ | Gate Threshold Voltage Temp. Coefficient              | $I_{\rm D}$ = 250 µA, Referenced to 25 °C                       |     | -4.5  |        | mV /°C |
| R <sub>DS(ON)</sub>                | Static Drain-Source On-Resistance                     | $V_{GS} = 10 \text{ V}, \text{ I}_{D} = 10 \text{ A}$           |     | 0.011 | 0.0135 | Ω      |
| DO(ON)                             |                                                       | T <sub>J</sub> =125°C                                           |     | 0.018 | 0.023  |        |
|                                    |                                                       | $V_{GS} = 4.5 \text{ V}, \text{ I}_{D} = 9 \text{ A}$           |     | 0.017 | 0.02   |        |
| l <sub>D(ON)</sub>                 | On-State Drain Current                                | $V_{gs} = 10 \text{ V}, \text{ V}_{ps} = 5 \text{ V}$           | 50  |       |        | Α      |
| 9 <sub>FS</sub>                    | Forward Transconductance                              | $V_{\rm DS} = 10 \text{ V}, \text{ I}_{\rm D} = 10 \text{ A}$   |     | 27    |        | S      |
| DYNAMIC                            | CHARACTERISTICS                                       | <b></b>                                                         |     |       |        |        |
| C <sub>iss</sub>                   | Input Capacitance                                     | $V_{DS} = 15 V, V_{GS} = 0 V,$<br>f = 1.0 MHz                   |     | 1340  |        | pF     |
| C <sub>oss</sub>                   | Output Capacitance                                    | f = 1.0 MHz                                                     |     | 340   |        | pF     |
| C <sub>rss</sub>                   | Reverse Transfer Capacitance                          |                                                                 |     | 125   |        | pF     |
| SWITCHING                          | G CHARACTERISTICS (Note 2)                            |                                                                 |     |       |        |        |
| t <sub>D(on)</sub>                 | Turn - On Delay Time                                  | $V_{DS}$ = 15 V, I <sub>D</sub> = 1 A                           |     | 12    | 22     | ns     |
| ţ                                  | Turn - On Rise Time                                   | $V_{GS} = 10 \: V \:, \: R_{GEN} = 6 \Omega$                    |     | 13    | 24     | ns     |
| t <sub>D(off)</sub>                | Turn - Off Delay Time                                 |                                                                 |     | 38    | 60     | ns     |
| ţ                                  | Turn - Off Fall Time                                  |                                                                 |     | 10    | 18     | ns     |
| Q <sub>g</sub>                     | Total Gate Charge                                     | $V_{\rm DS} = 15 \text{ V}, \ \text{I}_{\rm D} = 10 \text{ A},$ |     | 13    | 18     | nC     |
| Q <sub>gs</sub>                    | Gate-Source Charge                                    | $V_{GS} = 5 V$                                                  |     | 5     |        | nC     |
| Q <sub>gd</sub>                    | Gate-Drain Charge                                     |                                                                 |     | 4     |        | nC     |
| DRAIN-SOL                          | IRCE DIODE CHARACTERISTICS AND MAX                    | IMUM RATINGS                                                    |     |       |        |        |
| I <sub>s</sub>                     | Maximum Continuous Drain-Source Diode Forward Current |                                                                 |     |       | 2.1    | Α      |
| V <sub>SD</sub>                    | Drain-Source Diode Forward Voltage                    | $V_{GS} = 0 V, I_{S} = 2.1 A$ (Note 2)                          |     | 0.73  | 1.2    | V      |

Notes:

1. R<sub>BM</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>BM</sub> is guaranteed by design while R<sub>BM</sub> is determined by the user's board design.



a. 50°C/W on a 0.5 in<sup>2</sup> pad of 2oz copper.



b. 105°C/W on a 0.02 in<sup>2</sup> pad of 2oz copper.



Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width  $\leq$  300µs, Duty Cycle  $\leq$  2.0%.





## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx<sup>TM</sup> CoolFET<sup>TM</sup> CROSSVOLT<sup>TM</sup> E<sup>2</sup>CMOS<sup>TM</sup> FACT<sup>TM</sup> FACT Quiet Series<sup>TM</sup> FAST<sup>®</sup> FAST<sup>®</sup> FASTr<sup>TM</sup> GTO<sup>TM</sup> HiSeC<sup>TM</sup> ISOPLANAR™ MICROWIRE™ POP™ PowerTrench® QFET™ QS™ Quiet Series™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SyncFET™ TinyLogic™ UHC™ VCX™

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## **PRODUCT STATUS DEFINITIONS**

**Definition of Terms** 

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |