# TNY375-380 TinySwitch-PK Family



Energy-Efficient, Off-Line Switcher With Enhanced Peak Power Performance

# **Product Highlights**

#### Lowest System Cost with Enhanced Flexibility

- Simple ON/OFF control, no loop compensation needed
- Unique Peak Mode feature extends power range without increasing transformer size
- Maximum frequency and current limit boosted at peak loads
- Selectable current limit through BP/M capacitor value
- Higher current limit further extends maximum power in open frame applications
- Lower current limit improves efficiency in enclosed adapter applications
- Allows optimum TinySwitch-PK choice by swapping devices with no other circuit redesign
- Tight I<sup>2</sup>f parameter tolerance reduces system cost:
- Maximizes MOSFET and magnetics power delivery
- ON time extension typically extends low line regulation range/ hold-up time to reduce input bulk capacitance
- Self-biased: no bias winding required for TNY375-376; winding required for TNY377-380
- Frequency jittering reduces EMI filter costs
- Optimized pin out eases pcb/external heatsinking
- Quiet source-connected heatsink pins for low EMI

#### **Enhanced Safety and Reliability Features**

- Accurate hysteretic thermal shutdown with automatic recovery provides complete system level overload protection and eliminates need for manual reset
- Auto-restart delivers <3% maximum power in short circuit and open loop fault conditions
- · Output overvoltage shutdown with optional Zener
- Line undervoltage detect threshold set using a single optional resistor
- Very low component count enhances reliability and enables single sided printed circuit board layout
- High bandwidth provides fast turn on with no overshoot and excellent transient load response
- Extended creepage between DRAIN and all other pins improves field reliability

#### EcoSmart<sup>®</sup> – Extremely Energy Efficient

- · Easily meets all global energy efficiency regulations
- No-load <170 mW at 265 VAC without bias winding, <60 mW with bias winding
- ON/OFF control provides constant efficiency down to very light loads – ideal for mandatory CEC efficiency regulations and 1 W PC standby requirements

#### Applications

 Applications with high peak-to-continuous power demands – DVDs, set-top decoders, active speakers (e.g. PC audio), audio amplifiers, modems, photo printers



Figure 1. Typical Standby Application.

# **Output Power Table**

|                      | 230                  | ) VAC ± 1                  | 5%     | 85-265 VAC           |                            |        |  |
|----------------------|----------------------|----------------------------|--------|----------------------|----------------------------|--------|--|
| Product <sup>3</sup> | Adapter <sup>1</sup> | Open<br>Frame <sup>2</sup> | Peak   | Adapter <sup>1</sup> | Open<br>Frame <sup>2</sup> | Peak   |  |
| TNY375 P             | 8.5 W                | 15 W                       | 16.5 W | 6 W                  | 11.5 W                     | 12.5 W |  |
| TNY376 P             | 10 W                 | 19 W                       | 22 W   | 7 W                  | 15 W                       | 17 W   |  |
| TNY377 P             | 13 W                 | 23.5 W                     | 28 W   | 8 W                  | 18 W                       | 23 W   |  |
| TNY378 P             | 16 W                 | 28 W                       | 34 W   | 10 W                 | 21.5 W                     | 27 W   |  |
| TNY379 P             | 18 W                 | 32 W                       | 39 W   | 12 W                 | 25 W                       | 31 W   |  |
| TNY380 P             | 20 W                 | 36.5 W                     | 45 W   | 14 W                 | 28.5 W                     | 35 W   |  |

Table 1. Output Power Table.

Notes:

- Minimum continuous power in a typical non-ventilated enclosed adapter measured at +50 °C ambient. Use of an external heatsink will increase power capability.
- 2. Minimum continuous power in an open frame design (see Key Applications Considerations).
- 3. Packages: P: DIP-8C. Available as lead free (with N suffix). See Part Ordering Information.

# Description

TinySwitch-PK incorporates a 700 V MOSFET, oscillator, highvoltage switched current source, current limit (user selectable), and thermal shutdown circuitry. A unique peak mode feature boosts current limit and frequency for peak load conditions. The boosted current limit provides the peak output power while the increased peak mode frequency ensures the transformer can be sized for continuous load conditions rather than peak power demands.



Figure 2 Functional Block Diagram.

# **Pin Functional Description**

#### DRAIN (D) Pin:

This pin is the power MOSFET drain connection. It provides internal operating current for both start-up and steady-state operation.

#### BYPASS/MULTI-FUNCTION (BP/M) Pin:

This pin has multiple functions:

- 1. It is the connection point for an external bypass capacitor for the internally generated 5.85 V supply.
- 2. It is a mode selector for the current limit value, depending on the value of the capacitance added. Use of a 0.1  $\mu$ F capacitor results in the standard current limit value. Use of a 1  $\mu$ F capacitor results in the current limit being reduced to that of the next smaller device size (TNY376-380). Use of a 10  $\mu$ F capacitor results in the current limit being increased to that of the next larger device (TNY377-379).
- 3. It provides a shutdown function. When the current into the bypass pin exceeds 7 mA, the device latches off until the BP/M voltage drops below 4.9 V, during a power down or when a line undervoltage is detected. This can be used to provide an output overvoltage function with a Zener diode connected from the BP/M pin to a bias winding supply.



Figure 3. Pin Configuration.

#### ENABLE/UNDERVOLTAGE (EN/UV) Pin:

This pin has dual functions: enable input and line undervoltage sense. During normal operation, switching of the power MOSFET is controlled by this pin. MOSFET switching is terminated when a current greater than a threshold current is drawn from this pin. Switching resumes when the current being



pulled from the pin drops to less than a threshold current. A modulation of the threshold current reduces group pulsing. The threshold current is between 75  $\mu$ A and 115  $\mu$ A.

The EN/UV pin also senses line undervoltage conditions through an external resistor connected to the DC line voltage. If there is no external resistor connected to this pin, TinySwitch-PK detects its absence and disables the line undervoltage function.

#### SOURCE (S) Pin:

This pin is internally connected to the output MOSFET source for high voltage power return and control circuit common.

# **TinySwitch-PK Functional Description**

TinySwitch-PK combines a high voltage power MOSFET switch with a power supply controller in one device. Unlike conventional PWM (pulse width modulator) controllers, it uses a simple ON/OFF control to regulate the output voltage.

The controller consists of an oscillator, enable circuit (sense and logic), current limit state machine, 5.85 V regulator, BYPASS/ MULTI-FUNCTION pin undervoltage, overvoltage circuit, and current limit selection circuitry, over-temperature protection, current limit circuit, leading edge blanking, and a 700 V power MOSFET. TinySwitch-PK incorporates additional circuitry for line undervoltage sense, auto-restart, adaptive switching cycle on-time extension, and frequency jitter. Figure 2 shows the functional block diagram with the most important features.

#### Oscillator

The typical oscillator frequency is internally set to an average of 264 kHz (at the highest current limit level). Two signals are generated from the oscillator: the maximum duty cycle signal ( $DC_{MAX}$ ) and the clock signal that indicates the beginning of each cycle.

The oscillator incorporates circuitry that introduces a small

amount of frequency jitter, typically ±3% of the oscillator

600 500 400 300 200 100 0 272 kHz 272 kHz 256 kHz 0 2.5 5 Time (μs)

Figure 4. Frequency Jitter.



frequency, to minimize EMI emission. The modulation rate of the frequency jitter is set to 1 kHz to optimize EMI reduction for both average and quasi-peak emissions. The frequency jitter should be measured with the oscilloscope triggered at the falling edge of the DRAIN waveform. The waveform in Figure 4 illustrates the frequency jitter with an oscillator frequency of 264 kHz.

#### Enable Input and Current Limit State Machine

The enable input circuit at the EN/UV pin consists of a low impedance source follower output set at 1.2 V. The current through the source follower is limited to  $115 \,\mu$ A. When the current out of this pin exceeds the threshold current, a low logic level (disable) is generated at the output of the enable circuit until the current out of this pin is reduced to less than the threshold current. This enable circuit output is sampled at the beginning of each cycle on the rising edge of the clock signal. If high, the power MOSFET is turned on for that cycle (enabled). If low, the power MOSFET remains off (disabled). Since the sampling is done only at the beginning of each cycle, subsequent changes in the EN/UV pin voltage or current during the remainder of the cycle are ignored. When a cycle is disabled, the EN/UV pin is sampled at 264 kHz. This faster sampling enables the power supply to respond faster without being required to wait for completion of the full period.

The current limit state machine reduces the current limit by discrete amounts at light loads when TinySwitch-PK is likely to switch in the audible frequency range. The lower current limit raises the effective switching frequency above the audio range and reduces the transformer flux density, including the associated audible noise. The state machine monitors the sequence of enable events to determine the load condition and adjusts the current limit level accordingly in discrete amounts.

Under most operating conditions (except when close to noload), the low impedance of the source follower keeps the voltage on the EN/UV pin from going much below 1.2 V in the disabled state. This improves the response time of the optocoupler that is usually connected to this pin.

#### 5.85 V Regulator and 6.4 V Shunt Voltage Clamp

The 5.85 V regulator charges the bypass capacitor connected to the BYPASS pin to 5.85 V by drawing a current from the voltage on the DRAIN pin whenever the MOSFET is off. The BYPASS/MULTI-FUNCTION pin is the internal supply voltage node. When the MOSFET is on, the device operates from the energy stored in the bypass capacitor. Extremely low power consumption of the internal circuitry allows the TNY375 and TNY376 to operate continuously from current taken from the DRAIN pin. A bypass capacitor value of 0.1  $\mu$ F is sufficient for both high frequency decoupling and energy storage.

In addition, there is a 6.4 V shunt regulator clamping the BYPASS/MULTI-FUNCTION pin at 6.4 V when current is provided to the BYPASS/MULTI-FUNCTION pin through an external resistor. This facilitates powering of TinySwitch-PK externally through a bias winding as required for TNY377-380. Powering the TinySwitch-PK externally in this way also decreases the no-load consumption to well below 50 mW.

#### **BYPASS/MULTI-FUNCTION Pin Undervoltage**

The BYPASS/MULTI-FUNCTION pin undervoltage circuitry disables the power MOSFET when the BYPASS/MULTI-FUNCTION pin voltage drops below 4.9 V in steady state operation. Once the BYPASS/MULTI-FUNCTION pin voltage drops below 4.9 V in steady state operation, it must rise back to 5.85 V to enable (turn-on) the power MOSFET.

#### **Over Temperature Protection**

The thermal shutdown circuitry senses the die temperature. The threshold is typically set at 142 °C with 75 °C hysteresis. When the die temperature rises above this threshold, the power MOSFET is disabled and remains disabled, until the die temperature falls by 75 °C, at which point it is re-enabled. A large hysteresis of 75 °C (typical) is provided to prevent overheating of the PC board due to a continuous fault condition.

#### **Current Limit**

The current limit circuit senses the current in the power MOSFET. When this current exceeds the internal threshold (I, IMIT), the power MOSFET is turned off for the remainder of that cycle. The current limit state machine reduces the current limit threshold by discrete amounts under medium and light loads.

The leading edge blanking circuit inhibits the current limit comparator for a short time  $(t_{IFB})$  after the power MOSFET is turned on. This leading edge blanking time has been set so that current spikes caused by typical capacitance and secondary-side rectifier reverse recovery time will not cause premature termination of the switching pulse.

#### Auto-Restart

In the event of a fault condition such as output overload, output short circuit, or an open loop condition, TinySwitch-PK enters into auto-restart operation. An internal counter clocked by the oscillator is reset every time the EN/UV pin is pulled low. If the EN/UV pin is not pulled low for 8192 switching cycles (or 32 ms), the power MOSFET switching is normally disabled for 1 second (except in the case of line undervoltage condition, in which case it is disabled until the condition is removed). The



auto-restart alternately enables and disables the switching of the power MOSFET until the fault condition is removed. Figure 5 illustrates auto-restart circuit operation in the presence of an output short circuit.

In the event of a line undervoltage condition, the switching of the power MOSFET is disabled beyond its normal 1 second until the line undervoltage condition ends.

#### Adaptive Switching Cycle On-Time Extension

Adaptive switching cycle on-time extension keeps the cycle on until current limit is reached, instead of prematurely terminating after the  ${\rm DC}_{_{\rm MAX}}$  signal goes low. This feature reduces the minimum input voltage required to maintain regulation, typically extending hold-up time and minimizing the size of bulk capacitor required. The on-time extension is disabled during the startup of the power supply, and after auto-restart, until the power supply output reaches regulation.

#### Line Undervoltage Sense Circuit

The DC line voltage can be monitored by connecting an external resistor from the DC line to the EN/UV pin. During power-up or when the switching of the power MOSFET is disabled in auto-restart, the current into the EN/UV pin must exceed 25  $\mu$ A to initiate switching of the power MOSFET. During power-up, this is accomplished by holding the BYPASS/ MULTI-FUNCTION pin to 4.9 V while the line undervoltage condition exists. The BYPASS/MULTI-FUNCTION pin then rises from 4.9 V to 5.85 V when the line undervoltage condition goes away. Once MOSFET switching is enabled, the DC line voltage is ignored unless the power supply enters auto-restart mode in the event of a fault condition. When the switching of the power MOSFET is disabled in auto-restart mode and a line undervoltage condition exists, the auto-restart counter is stopped. This stretches the disable time beyond its normal 1 second until the line undervoltage condition ends.

The line undervoltage circuit also detects when there is no external resistor connected to the EN/UV pin (less than ~1 µA into the pin). In this case the line undervoltage function is disabled.

#### **TinySwitch-PK Operation**

TinySwitch-PK devices operate in the current limit mode. When enabled, the oscillator turns the power MOSFET on at the beginning of each cycle. The MOSFET is turned off when the current ramps up to the current limit or when the  $DC_{MAX}$  limit is reached (applicable when On-Time Extension is disabled). Since the highest current limit level and frequency of a TinySwitch-PK design are constant, the power delivered to the load is proportional to the primary inductance of the transformer and peak primary current squared. Hence, designing the supply involves calculating the primary inductance of the transformer for the maximum output power required. If the TinySwitch-PK is appropriately chosen for the power level, the current in the calculated inductance will ramp up to current limit before the DC<sub>MAX</sub> limit is reached.





Figure 6. Operation at Near Maximum Loading (f<sub>osc</sub> 264 kHz).



Figure 7. Operation at Moderately Heavy Loading (f<sub>osc</sub> 264 kHz).

#### **Enable Function**

TinySwitch-PK senses the EN/UV pin to determine whether or not to proceed with the next switching cycle. The sequence of cycles is used to determine the current limit. Once a cycle is started, it always completes the cycle (even when the EN/UV pin changes state halfway through the cycle). This operation results in a power supply in which the output voltage ripple is determined by the output capacitor, amount of energy per switch cycle, and the delay of the feedback. The EN/UV pin signal is generated on the secondary by comparing the power supply output voltage with a reference voltage. The EN/UV pin signal is high when the power supply output voltage is less than the reference voltage. In a typical implementation, the EN/UV pin is driven by an optocoupler. The collector of the optocoupler transistor is connected to the EN/UV pin, and the emitter is connected to the SOURCE pin. The optocoupler LED is connected in series with a Zener diode across the DC output voltage to be regulated. When the output voltage exceeds the target regulation voltage level (optocoupler LED voltage drop plus Zener voltage), the optocoupler LED will start to conduct, pulling the EN/UV pin low. The Zener diode can be replaced by a TL431 reference circuit for improved accuracy.

#### ON/OFF Operation with Current Limit State Machine

The internal clock of the TinySwitch-PK runs at all times. At the beginning of each clock cycle, it samples the EN/UV pin to decide whether or not to implement a switch cycle, and based on the sequence of samples over multiple cycles, it determines the appropriate current limit. At high loads, the state machine sets the current limit to its highest value. With TinySwitch-PK, when the state machine sets the current limit to its highest value, the oscillator frequency is also doubled, providing the unique peak mode operation. At lighter loads, the state machine sets the current limit to reduced values. At these lower current limit levels, the oscillator frequency returns to the standard value.

At near maximum load, TinySwitch-PK will conduct during nearly all of its clock cycles (Figure 6). At slightly lower load, it will "skip" additional cycles in order to maintain voltage regulation at the power supply output (Figure 7). At medium loads, more cycles will be skipped, the current limit will be



Figure 8. Operation at Medium Loading (f<sub>osc</sub> 132 kHz).





Figure 9. Operation at Very Light Load (f<sub>osc</sub> 132 kHz).



Figure 10. Power-up With Optional External UV Resistor (4  $M\Omega$ ) Connected to EN/UV Pin.



Figure 11. Power-up Without Optional External UV Resistor Connected to EN/UV Pin.











reduced, and the clock frequency is reduced to half that at the highest current limit level (Figure 8). At very light loads, the current limit will be reduced even further (Figure 9). Only a small percentage of cycles will occur to satisfy the power consumption of the power supply. The response time of the ON/OFF control scheme is very fast compared to PWM control. This provides tight regulation and excellent transient response.

### Power Up/Down

The TinySwitch-PK requires only a 0.1  $\mu$ F capacitor on the BYPASS/MULTI-FUNCTION pin to operate with standard current limit. Because of its small size, the time to charge this capacitor is kept to an absolute minimum, typically 0.6 ms. The time to charge will vary in proportion to the BYPASS/MULTI-FUNCTION pin capacitor value when selecting different current limits. Due to the high bandwidth of the ON/OFF feedback, there is no overshoot at the power supply output. When an external resistor (4 M $\Omega$ ) is connected from the power supply positive DC input to the EN/UV pin, the power MOSFET switching will be delayed during power-up until the DC line voltage exceeds the threshold (100 V). Figures 10 and 11 show the power-up timing waveform in applications with and without an external resistor (4 M $\Omega$ ) connected to the EN/UV pin.

During power-down, when an external resistor is used, the power MOSFET will switch for 32 ms after the output loses regulation. The power MOSFET will then remain off without any glitches since the undervoltage function prohibits restart when the line voltage is low.

Figure 12 illustrates a typical power-down timing waveform. Figure 13 illustrates a very slow power-down timing waveform, as in standby applications. The external resistor (4 M $\Omega$ ) is connected to the EN/UV pin in this case to prevent unwanted restarts.

With the TNY375 and TNY376, no bias winding is needed to provide power to the chip because it draws the power directly from the DRAIN pin (see Functional Description above). This eliminates the cost of a bias winding and associated components. For the TNY377-380 or for applications that require very low no-load power consumption (50 mW), a resistor from a bias winding to the BYPASS/MULTI-FUNCTION pin can provide the power to the chip. The minimum recommended current supplied is  $I_{s2} + I_{DIS}$ . The BYPASS/MULTI-FUNCTION pin in this case will be clamped at 6.4 V. This method will eliminate the power draw from the DRAIN pin, thereby reducing the no-load power consumption and improving full-load efficiency.

### **Current Limit Operation**

Each switching cycle is terminated when the DRAIN current reaches the current limit of the device. Current limit operation provides good line ripple rejection and relatively constant power delivery independent of input voltage.

### BYPASS/MULTI-FUNCTION Pin Capacitor

The BYPASS/MULTI-FUNCTION pin can use a ceramic capacitor as small as 0.1  $\mu F$  for decoupling the internal power supply of the device. A larger capacitor size can be used to adjust the current limit. A 1  $\mu F$  BP/M pin capacitor will select a lower current limit equal to the standard current limit of the next smaller device, and a 10  $\mu F$  BP/M pin capacitor will select a higher current limit equal to the standard current limit of the next larger device. The TNY375 and TNY376 MOSFETs do not have the capability to match the current limit of the next larger devices in the family. The current limit is therefore increased to the maximum capability of their respective MOSFETs. The higher current limit level of the TNY380 is set to 1105 mA typical. The smaller current limit of the TNY375 is set to 325 mA.





Figure 14. TNY376P, Four Output, 7.5 W, 13 W Peak Universal Input Power Supply.

# **Applications Examples**

The circuit shown in Figure 14 is a low cost universal AC input, four-output flyback power supply utilizing a TNY376. The continuous output power is 7.5 W with a peak of 13 W. The output voltages are 3.3 V, 5 V, 12 V, and -12 V.

The rectified and filtered input voltage is applied to the primary winding of T1. The other side of the transformer's primary is driven by the integrated MOSFET in U4. Diode D5, C3, R1, R2, and VR1 compose the clamp circuit, limiting the leakage inductance turn-off voltage spike on the DRAIN pin to a safe value. The use of a combination Zener clamp and parallel RC optimizes both EMI and energy efficiency.

Both the 3.3 V and 5V outputs are sensed through resistors R6 and R7. The voltage across R8 is regulated to 2.5 V by reference IC U3. If the voltage across R8 begins to exceed 02.5 V, then current will flow in the LED inside the optocoupler U2, driven by the cathode of U3. This will cause the transistor of the optocoupler to sink current. When the current exceeds the ENABLE pin threshold current, the next switching cycle is inhibited. Conversely, when the voltage across resistor R13 falls below 2.5 V, and the current out of the ENABLE pin is below the threshold, a conduction cycle is allowed to occur. By adjusting the number of enabled cycles, regulation is maintained. As the load reduces, the number of enabled cycles decreases, lowering the effective switching frequency and scaling switching losses with load. This provides almost constant efficiency down to very light loads, ideal for meeting energy efficiency requirements. The input filter circuit (C1, L1 and C2) reduces conducted EMI. To improve common mode EMI, this design makes use of E-Shield<sup>TM</sup> shielding techniques in the transformer. E-Shielding thus reduces common mode displacement currents, reducing EMI. These techniques, combined with the frequency jitter of TNY376, give excellent EMI performance, with this design achieving >10 dBµV of margin to EN55022 Class B conducted EMI limits.

For design flexibility, the value of C4 can be selected to pick one of the three current limit options in U4. Doing so allows the designer to select the current limit appropriate for the application.

- Standard current limit is selected with a 0.1  $\mu$ F BP/M pin capacitor and is the normal choice for typical applications.
- When a 1  $\mu$ F BP/M pin capacitor is used, the current limit is reduced, offering reduced RMS device currents and therefore improved efficiency, but at the expense of maximum power capability. This is ideal for thermally challenging designs where dissipation must be minimized.
- When a 10  $\mu$ F BP/M pin capacitor is used, the current limit is increased, extending the power capability for applications requiring higher peak power or continuous power where the thermal conditions allow.

Further flexibility comes from the current limits between adjacent TinySwitch-PK family members being compatible. The reduced current limit of a given device is equal to the standard current limit of the next smaller device, and the increased current limit is equal to the standard current limit of the next larger device.



# **Key Application considerations**

#### TinySwitch-PK Design Considerations

#### **Output Power Table**

Data sheet maximum output power table (Table 1) represents the maximum practical continuous output power level that can be obtained under the following assumed conditions:

- 1. The minimum DC input voltage is 100 V or higher for 85 VAC input, or 220 V or higher for 230 VAC input or 115 VAC with a voltage doubler. The value of the input capacitance should be sized to meet these criteria for AC input designs.
- 2. Efficiency of 75%.
- 3. Minimum datasheet value of I<sup>2</sup>f.
- 4. Transformer primary inductance tolerance of  $\pm 10\%$ .
- 5. Reflected output voltage ( $V_{OB}$ ) of 135 V.
- 6. Voltage only output of 12 V with an ultrafast PN rectifier diode
- Continuous conduction mode operation with transient KP\* value of 0.25.
- Increased current limit is selected for peak and open frame power columns and standard current limit for adapter columns.
- The part is board mounted with SOURCE pins soldered to a sufficient area of copper to keep the SOURCE pin temperature at or below 110°C.
- 10. Ambient temperature of 50  $^{\circ}\mathrm{C}$  for open frame designs and 40  $^{\circ}\mathrm{C}$  for sealed adapters.

\*KP. Below a value of 1, KP is the ratio of ripple to peak primary current. A transient K<sub>p</sub> limit of  $\geq$ 0.25 is recommended to avoid premature termination of switching cycles due to initial current limit (I<sub>INIT</sub>) being exceeded, which reduces maximum output power capability.

#### Peak Output Power Table

|          | 230                    | 0 VAC ± 1 | 5%                | 85-265 VAC             |        |                    |  |
|----------|------------------------|-----------|-------------------|------------------------|--------|--------------------|--|
| Product  | I<br>LIMIT-<br>PEAKred |           | LIMIT-<br>PEAKinc | I<br>LIMIT-<br>PEAKred |        | ILIMIT-<br>PEAKinc |  |
| TNY375 P | 8.5 W                  | 14.5 W    | 16.5 W            | 5.5 W                  | 11.5 W | 12.5 W             |  |
| TNY376 P | 10 W                   | 19 W      | 22 W              | 6 W                    | 15 W   | 17 W               |  |
| TNY377 P | 13 W                   | 23 W      | 28 W              | 8 W                    | 18 W   | 23 W               |  |
| TNY378 P | 16 W                   | 27.5 W    | 34 W              | 10 W                   | 21.5 W | 27 W               |  |
| TNY379 P | 18 W                   | 31.5 W    | 39 W              | 12 W                   | 25 W   | 31 W               |  |
| TNY380 P | 20 W                   | 36 W      | 45 W              | 14 W                   | 28 W   | 35 W               |  |

Table 2. Peak Output Power Capability vs Current Limit Mode Selection.

The values shown in Table 1 for peak power assume operation in  $I_{\text{LIMITPEAKinc}}$ . For reference, Table 2 provides peak output powers for each family member at the three selectable current limit modes.

For both Table 1 and Table 2, the peak output power values are limited electronically, based on minimum device l<sup>2</sup>f. Stated differently, with sufficient heatsinking, these values could be delivered indefinitely, but in most cases this would be impractical. Adapter and open frame power values are thermally limited and represent the practical continuous (or average) output power in two thermal environments.

#### **Over Voltage Protection**

The output overvoltage protection provided by TinySwitch-PK uses an internal latch that is triggered by a threshold current of approximately 7 mA into the BYPASS pin. In addition to an internal filter, the BYPASS pin capacitor forms an external filter, providing noise immunity from inadvertent triggering. For the bypass capacitor to be effective as a high frequency filter, it



Figure 15. Universal Input 20 W Continuous and 45 W Peak Power Supply Using TNY380P.



should be located as close as possible to the SOURCE and BYPASS pins of the device.

For best performance of the OVP function, it is recommended that a relatively high bias winding voltage is used, in the range of 15 V-30 V. This minimizes the error voltage on the bias winding due to leakage inductance and also ensures adequate voltage during no-load operation from which to supply the IC device consumption.

Selecting the zener diode voltage to be approximately 6 V above the bias winding voltage (28 V for 22 V bias winding) gives good OVP performance for most designs but can be adjusted to compensate for variations in leakage inductance. Adding additional filtering can be achieved by inserting a low value (10  $\Omega$  to 47  $\Omega$ ) resistor in series with the bias winding diode and/or the OVP Zener, as shown by R4 and R5 in Figure 15. The resistor in series with the OVP Zener also limits the maximum current into the BYPASS pin.

#### Reducing No-load Consumption

With the exception of the TNY375 and TNY376, a bias winding must be used to provide supply current for the IC. This has the additional benefit of reducing the typical no-load consumption to <60mW. Select the value of the resistor (R8 in Figure 15) to provide the datasheet supply current equal to  $I_{S2} + |I_{DIS}|$ . Although in practice the bias voltage falls at low load, the reduction in supply current through R8 is balanced against the reduced IC consumption as the effective switching frequency reduces with load.

#### Audible Noise

The cycle skipping mode of operation used in the TinySwitch-PK devices can generate audio frequency components in the transformer. To limit this audible noise generation, the transformer should be designed such that the peak core flux density is below 3000 Gauss (300 mT). Following this guideline, and using the standard transformer production technique of dip varnishing practically eliminates audible noise. Vacuum impregnation of the transformer should not be used due to the high primary capacitance and increased losses that results. Higher flux densities are possible; however, careful evaluation of the audible noise performance should be made using production transformer samples before approving the design.

Ceramic capacitors that use dielectrics such as Z5U, when used in clamp circuits, may also generate audio noise. If this is the case, try replacing them with a capacitor having a different dielectric or construction such as the film foil or metallized foil type.

# **TinySwitch-PK Layout Considerations**

#### Single Point Grounding

Use a single point ground connection from the input filter capacitor to the area of copper connected to the SOURCE pins.

When used as an auxillary supply in a larger converter, a local DC bus decoupling capacitor is recommended. A value of 100 nF is typical.

The bias winding should be returned directly to the input or decoupling capacitor. This routes surge currents away from the device during common mode line surge events.

#### Bypass Capacitor (C<sub>BP</sub>)

The BYPASS pin capacitor should be located as near as possible to the BYPASS and SOURCE pins using a Kelvin connection. No power current should flow through traces connected to the BYPASS pin capacitor or optocoupler. If using SMD components, a capacitor can be placed underneath the package directly between BP and SOURCE pins.

When using a capacitor value of 1  $\mu$ F or 10  $\mu$ F to select the reduced or increased current limit mode, it is recommended that an additional 0.1  $\mu$ F ceramic capacitor is placed directly between BP and SOURCE pins.

#### Enable/Undervoltage Pin Node Connections

The EN/UV pin is a low-current, low-voltage pin, and noise coupling can cause poor regulation and/or inaccurate line UV levels. Traces connected to the EN/UV pin must be routed away from any high current or high-voltage switching nodes, including the drain pin and clamp components. This also applies to the placement of the line undervoltage sense resistor ( $R_{\text{UV}}$ ). Drain connected traces must not be routed underneath this component.

TinySwitch-PK determines the presence of the UV resistor via a ~1  $\mu$ A current into the EN/UV pin at startup. When the undervoltage feature is not used ensure that leakage current into the EN/UV pin is <<1 $\mu$ A. This prevents false detection of the presence of a UV resistor which may prevent correct start-up.

As the use of no-clean flux may increase leakage currents (by reducing surface resistivity) care should be taken to follow the flux suppliers guidance, specifically avoiding flux contamination.

Placing a 100 k $\Omega,$  5% resistor between BP and EN/UV pins eliminates this requirement by feeding current >I\_{LUV(MAX)} into the EN/UV pin.

#### Primary Loop Area

The area of the primary loop that connects the input filter capacitor, transformer primary, and TinySwitch-PK device should be kept as small as possible.

#### Primary Clamp Circuit

A clamp is used to limit peak voltage on the DRAIN pin at turn off. This can be achieved by using an RCD clamp or a Zener and diode clamp across the primary winding. In all cases, to minimize EMI, care should be taken to minimize the loop length from the clamp components to the transformer and the TinySwitch-PK device.

#### **Thermal Considerations**

The four SOURCE pins are internally connected to the IC lead frame and provide the main path to remove heat from the device. Therefore all the SOURCE pins should be connected to a copper area underneath the TinySwitch-PK integrated circuit to act not only as a single point ground, but also as a heatsink. As this area is connected to the quiet source node, it should be





Figure 16. Layout Considerations for TinySwitch-PK Using P Package.

maximized for good heatsinking. Similarly, for axial output diodes, maximize the PCB area connected to the cathode.

#### Y-Capacitor

The placement of the Y-capacitor should be directly from the primary input filter capacitor positive terminal to the common/ return terminal of the transformer secondary. Such a placement will route high magnitude common mode surge currents away from the TinySwitch-PK device. Note – if an input  $\pi$  (C, L, C) EMI filter is used, then the inductor in the filter should be placed between the negative terminals on the input filter capacitors.

#### Optocoupler

Place the optocoupler physically close to the TinySwitch-PK device to minimize the primary side trace lengths. Keep the high current high voltage drain and clamp traces away from the optocoupler to prevent noise pick up.

#### Output Diode

For best performance, the area of the loop connecting the secondary winding, the Output Diode, and the Output Filter Capacitor should be minimized. In addition, for axial diodes, sufficient copper area should be provided at the anode and cathode terminal of diode for heatsinking. A larger area is preferred at the quiet cathode terminal. A large anode area can increase high frequency radiated EMI.

### **Quick Design Checklist**

As with any power supply design, all TinySwitch-PK designs should be verified on the bench to make sure that component

specifications are not exceeded under worst case conditions. The following minimum set of tests is strongly recommended:

- 1. Maximum drain voltage Verify the V<sub>DS</sub> does not exceed 650 V at highest input voltage and peak (overload) output power. The 50 V margin to the 700 V BV<sub>DSS</sub> specification gives margin for design variation.
- Maximum drain current At maximum ambient temperature, maximum input voltage, and peak output (overload) power, verify drain current waveforms for any signs of transformer saturation and excessive leading edge current spikes at startup. Repeat under steady state conditions and verify that the leading edge current spike event is below I<sub>LIMIT(Min</sub>) at the end of the t<sub>LEB(Min</sub>). Under all conditions the maximum drain current should be below the specified absolute maximum ratings.
- 3. Thermal Check At specified maximum output power, minimum input voltage, and maximum ambient temperature, verify that the temperature specifications are not exceeded for TinySwitch-PK device, transformer, output diode, and output capacitors. Enough thermal margin should be allowed for part-to-part variation of the R<sub>DS(ON)</sub> of TinySwitch-PK device as specified in the datasheet. Under low-line maximum power, a maximum TinySwitch-PK device SOURCE pin temperature of 110 °C is recommended to allow for these variations.

#### **Design Tools**

Up-to-date information on design tools can be found at the Power Integrations web site: www.powerint.com.



#### Absolute Maximum Ratings<sup>(1,5)</sup>

| DRAIN Voltage         |        | -0.3 V to 700 V |
|-----------------------|--------|-----------------|
| DRAIN Peak Current:   | TNY375 |                 |
|                       | TNY376 |                 |
|                       | TNY377 |                 |
|                       | TNY378 |                 |
|                       | TNY379 |                 |
|                       | TNY380 |                 |
| EN/UV Voltage         |        | -0.3 V to 9 V   |
| EN/UV Current         |        |                 |
| BP/M Voltage          |        | -0.3 V to 9 V   |
| Storage Temperature . |        | 65 °C to 150 °C |

| Operating Junction Temperature <sup>(3)</sup> 40 °C to 150 °C |  |
|---------------------------------------------------------------|--|
| Lead Temperature <sup>(4)</sup>                               |  |

#### Notes:

- 1. All voltages referenced to SOURCE,  $T_A = 25$  °C.
- 2. Normally limited by internal circuitry.
- 3. 1/16 in. from case for 5 seconds.
- Maximum ratings specified may be applied one at a time without causing permanent damage to the product. Exposure to Absolute Maximum Rating conditions for extended periods of time may affect product reliability.

#### **Thermal Impedance**

| Thermal Impedance: P Package: |                        |
|-------------------------------|------------------------|
| (q <sub>.IA</sub> )           | 50 °C/W <sup>(3)</sup> |
| $({\sf Q}_{\sf JC})^{(1)}$    | 11 °C/W                |

Notes:

1. Measured on the SOURCE pin close to plastic interface.

3. Soldered to 1 sq. in. (645 mm<sup>2</sup>), 2 oz. (610 g/m<sup>2</sup>) copper clad.

| Parameter                                       | Symbol                                                        | Conditions<br>SOURCE = 0 V; T <sub>J</sub> = -40 to 125 °C<br>See Figure 14<br>(Unless Otherwise Specified) |              | Min  | Тур  | Max  | Units     |
|-------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------|------|------|------|-----------|
| <b>Control Functions</b>                        |                                                               |                                                                                                             |              | 1    | 1    |      |           |
|                                                 | 6                                                             | State Machine at                                                                                            | Average      | 248  | 264  | 280  |           |
| Output Frequency                                | f <sub>osc</sub>                                              | Highest Current<br>Limit Level                                                                              | pk-pk Jitter |      | 16   |      | <br>  kHz |
| See Note A                                      | flow                                                          | All Lower Current                                                                                           | Average      | 124  | 132  | 140  |           |
|                                                 | f <sub>osc</sub> -Low                                         | Limit Levels                                                                                                | pk-pk Jitter |      | 8    |      | 1         |
| Maximum Duty Cycle                              | DC                                                            | S1 C                                                                                                        | pen          | 62   | 65   |      | %         |
| EN/UV Pin Upper<br>Turnoff Threshold<br>Current | <sub>DIS</sub>                                                |                                                                                                             |              | -150 | -115 | -90  | μΑ        |
|                                                 | V <sub>EN</sub>                                               | Ι <sub>ΕΝ/UV</sub> = 25 μΑ                                                                                  |              | 1.8  | 2.2  | 2.6  | - V       |
| EN/UV Pin Voltage                               |                                                               | Ι <sub>ΕΝ/UV</sub> = -25 μΑ                                                                                 |              | 0.8  | 1.2  | 1.6  |           |
|                                                 | <br>S1                                                        | EN/UV Current > I <sub>DIS</sub> (MOSFET Not<br>Switching) See Note B                                       |              |      | 290  |      | μΑ        |
|                                                 |                                                               |                                                                                                             | TNY375       |      | 385  | 520  |           |
|                                                 |                                                               |                                                                                                             | TNY376       |      | 460  | 600  |           |
| DRAIN Supply Current                            |                                                               | EN/UV Open<br>(MOSFET                                                                                       | TNY377       |      | 570  | 710  | 1         |
|                                                 | I <sub>s2</sub> Switching at f <sub>osc</sub> )<br>See Note C | Switching at fosc)                                                                                          | TNY378       |      | 740  | 900  |           |
|                                                 |                                                               | See Note C                                                                                                  | TNY379       |      | 870  | 1060 |           |
|                                                 |                                                               | TNY380                                                                                                      |              | 1100 | 1350 |      |           |



| Parameter                                                      | Symbol                 | Cond<br>SOURCE = 0 V;<br>See Fi<br>(Unless Other   | Min                             | Тур  | Max  | Units |    |
|----------------------------------------------------------------|------------------------|----------------------------------------------------|---------------------------------|------|------|-------|----|
| <b>Control Functions (cont</b>                                 | .)                     |                                                    |                                 |      |      |       |    |
| BP/M Pin Charge<br>Current<br>BP/M Pin Voltage                 | I <sub>CH1</sub>       | V <sub>BP/M</sub> = 0 V,<br>T <sub>1</sub> = 25 °C | TNY375-379                      | -8.3 | -5.4 | -2.5  | _  |
|                                                                | CH1                    | See Note D, E                                      | TNY380                          | -9.7 | -7.1 | -3.9  | μA |
|                                                                | I <sub>CH2</sub>       | V <sub>BP/M</sub> = 4 V,<br>T <sub>1</sub> = 25 °C | TNY375-379                      | -5   | -3.5 | -1.5  | -  |
|                                                                | CH2                    | See Note D, E                                      | TNY380                          | -6.6 | -4.8 | -2.1  |    |
| BP/M Pin Voltage                                               | V <sub>BP/M</sub>      | See                                                | Note D                          | 5.6  | 5.85 | 6.15  | V  |
| BP/M Pin Voltage<br>Hysteresis                                 | $V_{\rm BP/MH}$        |                                                    |                                 | 0.80 | 0.95 | 1.20  | V  |
| BP/M Pin Shunt<br>Voltage                                      | V <sub>SHUNT</sub>     | I <sub>BP</sub> =                                  | 2 mA                            | 6.0  | 6.4  | 6.7   | V  |
| EN/UV Pin Line Under-<br>voltage Threshold                     | I <sub>LUV</sub>       | $T_{J} =$                                          | 25 °C                           | 22.5 | 25   | 27.5  | μΑ |
| <b>Circuit Protection</b>                                      |                        |                                                    |                                 |      |      |       |    |
|                                                                |                        | TNY375<br>T <sub>J</sub> = 25 °C                   | di/dt = 72 mA/µs<br>See Note F  | 330  | 355  | 380   | mA |
|                                                                | I <sub>limitpeak</sub> | TNY376<br>T <sub>J</sub> = 25 °C                   | di/dt = 91 mA/µs<br>See Note F  | 423  | 455  | 487   |    |
| Peak Current Limit<br>(BP/M Capacitor =                        |                        | TNY377<br>T <sub>J</sub> = 25 °C                   | di/dt = 117 mA/µs<br>See Note F | 544  | 585  | 626   |    |
| 0.1 μF)<br>See Note E                                          |                        | TNY378<br>T <sub>J</sub> = 25 °C                   | di/dt = 143 mA/µs<br>See Note F | 665  | 715  | 765   |    |
|                                                                |                        | TNY379<br>T <sub>J</sub> = 25 °C                   | di/dt = 169 mA/µs<br>See Note F | 786  | 845  | 904   |    |
|                                                                |                        | TNY380<br>T <sub>J</sub> = 25 °C                   | di/dt = 195 mA/µs<br>See Note F | 907  | 975  | 1043  |    |
|                                                                |                        | TNY375<br>T <sub>J</sub> = 25 °C                   | di/dt = 72 mA/µs<br>See Note F  | 302  | 325  | 358   |    |
|                                                                |                        | TNY376<br>T <sub>J</sub> = 25 °C                   | di/dt = 91 mA/µs<br>See Note F  | 330  | 355  | 391   |    |
| Peak Current Limit<br>(BP/M Capacitor =<br>1 μF)<br>See Note E | <br>LIMITred           | TNY377<br>T <sub>J</sub> = 25 °C                   | di/dt = 117 mA/μs<br>See Note F | 423  | 455  | 501   | mA |
|                                                                | Liivil If80            | TNY378<br>T <sub>J</sub> = 25 °C                   | di/dt = 143 mA/µs<br>See Note F | 544  | 585  | 644   |    |
|                                                                |                        | TNY379<br>T <sub>J</sub> = 25 °C                   | di/dt = 169 mA/µs<br>See Note F | 665  | 715  | 787   |    |
|                                                                |                        | TNY380<br>T <sub>J</sub> = 25 °C                   | di/dt = 195 mA/µs<br>See Note F | 786  | 845  | 930   |    |



| Parameter                                                       | Symbol                   | Cond<br>SOURCE = 0 V; 1<br>See Fig<br>(Unless Other)                       | Min                             | Тур                       | Мах  | Units                      |      |
|-----------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------|---------------------------------|---------------------------|------|----------------------------|------|
| Circuit Protection (cont.                                       | .)                       | (Onless Other                                                              | wise opecified)                 |                           |      |                            |      |
|                                                                 |                          | TNY375<br>T <sub>J</sub> = 25 °C                                           | di/dt = 72 mA/µs<br>See Note F  | 349                       | 375  | 413                        |      |
| Peak Current Limit<br>(BP/M Capacitor =<br>10 μF)<br>See Note E |                          | TNY376<br>T <sub>J</sub> = 25 °C                                           | di/dt = 91 mA/µs<br>See Note F  | 465                       | 500  | 550                        |      |
|                                                                 |                          | TNY377<br>T <sub>J</sub> = 25 °C                                           | di/dt = 117 mA/µs<br>See Note F | 665                       | 715  | 787                        |      |
|                                                                 | LIMITinc                 | TNY378<br>T <sub>J</sub> = 25 °C                                           | di/dt = 143 mA/µs<br>See Note F | 786                       | 845  | 930                        | mA   |
|                                                                 |                          | TNY379<br>T <sub>J</sub> = 25 °C                                           | di/dt = 169 mA/µs<br>See Note F | 907                       | 975  | 1073                       |      |
|                                                                 |                          | TNY380<br>T <sub>J</sub> = 25 °C                                           | di/dt = 195 mA/µs<br>See Note F | 1028                      | 1105 | 1216                       | 1    |
| Power Coefficient                                               | l²f                      | $l^{2}f = l_{\text{LIMITPEAK(TYP)}}^{2} \times f_{\text{OSC(TYP)}}^{1}$    | BP/M Capacitor =<br>0.1 μF      | 0.9 ×<br>I <sup>2</sup> f | l²f  | 1.12 ×<br>l <sup>2</sup> f |      |
|                                                                 |                          | $I^{2}f = I_{\text{LIMITPEAKred(TYP)}}^{2} \times f_{\text{OSC(TYP)}}^{1}$ | BP/M Capacitor =<br>1 μF        | 0.9 ×<br>I²f              | l²f  | 1.16 ×<br>I²f              | A²Hz |
|                                                                 |                          | $l^{2}f = l_{LIMITPEAKinc(TYP)}^{2} \times f_{OSC(TYP)}^{1}$               | BP/M Capacitor =<br>10 μF       | 0.9 ×<br>I²f              | l²f  | 1.16 ×<br>I²f              |      |
| Initial Current Limit                                           | I <sub>INIT</sub>        | See Fig<br>T <sub>J</sub> = 25 °C,                                         | gure 17<br>See Note G           | 0.75 ×                    |      |                            | mA   |
| Leading Edge Blanking<br>Time                                   | t <sub>LEB</sub>         | T <sub>J</sub> = 2<br>See N                                                | 25 °C<br>lote G                 | 190                       | 235  |                            | ns   |
| Current Limit<br>Delay                                          | t <sub>ILD</sub>         | T <sub>J</sub> = 2<br>See No                                               | 25 °C<br>te G, H                |                           | 200  |                            | ns   |
| Thermal Shutdown<br>Temperature                                 | T <sub>sd</sub>          |                                                                            |                                 | 135                       | 142  | 150                        | °C   |
| Thermal Shutdown<br>Hysteresis                                  | T <sub>sdh</sub>         |                                                                            |                                 |                           | 75   |                            | °C   |
| BP/M Pin Shutdown<br>Threshold Current                          | <sub>SD</sub>            |                                                                            |                                 | 4                         | 7    | 9                          | mA   |
| BP/M Pin Power-Up<br>Reset Threshold<br>Voltage                 | V <sub>BP/M(RESET)</sub> |                                                                            |                                 | 1.6                       | 2.6  | 3.6                        | V    |



| Parameter                                   | Symbol              | Conditions<br>SOURCE = 0 V; T <sub>J</sub> = -40 to 125 °C<br>See Figure 14<br>(Unless Otherwise Specified)                                     |                                                                     | Min | Тур  | Max  | Units |
|---------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|------|------|-------|
| Output                                      |                     |                                                                                                                                                 | I                                                                   |     |      | 1    |       |
|                                             |                     | TNY375                                                                                                                                          | T <sub>J</sub> = 25 °C                                              |     | 19   | 22   | _     |
|                                             |                     | $I_{D} = 28 \text{ mA}$                                                                                                                         | T <sub>J</sub> = 100 °C                                             |     | 29   | 33   | _     |
|                                             |                     | TNY376                                                                                                                                          | T <sub>J</sub> = 25 °C                                              |     | 14   | 16   | _     |
|                                             |                     | $I_{D} = 35 \text{ mA}$                                                                                                                         | T <sub>J</sub> = 100 °C                                             |     | 21   | 24   |       |
|                                             |                     | TNY377                                                                                                                                          | T <sub>J</sub> = 25 °C                                              |     | 7.8  | 9.0  |       |
| ON-State                                    | D                   | $I_{\rm D} = 45 \text{ mA}$                                                                                                                     | T <sub>J</sub> = 100 °C                                             |     | 11.7 | 13.5 |       |
| Resistance                                  | R <sub>ds(on)</sub> | TNY378                                                                                                                                          | T <sub>J</sub> = 25 °C                                              |     | 5.2  | 6.0  | Ω     |
|                                             |                     | $I_{\rm D} = 55 \text{ mA}$                                                                                                                     | T <sub>J</sub> = 100 °C                                             |     | 7.8  | 9.0  |       |
|                                             |                     | TNY379<br>I <sub>D</sub> = 65 mA                                                                                                                | T <sub>J</sub> = 25 °C                                              |     | 3.9  | 4.5  |       |
|                                             |                     |                                                                                                                                                 | T <sub>J</sub> = 100 °C                                             |     | 5.8  | 6.7  |       |
|                                             |                     | TNY380<br>I <sub>D</sub> = 75 mA                                                                                                                | T <sub>J</sub> = 25 °C                                              |     | 2.6  | 3.0  |       |
|                                             |                     |                                                                                                                                                 | T <sub>J</sub> = 100 °C                                             |     | 3.9  | 4.5  |       |
|                                             | I <sub>DSS1</sub>   | $V_{\text{BP/M}} = 6.2 \text{ V}$ $V_{\text{EN/UV}} = 0 \text{ V}$ $V_{\text{DSS1}} = 560 \text{ V}$ $T_{\text{J}} = 125 \text{ °C}$ See Note I | TNY375-376                                                          |     |      | 50   | μΑ    |
|                                             |                     |                                                                                                                                                 | TNY377-378                                                          |     |      | 100  |       |
| OFF-State Drain<br>Leakage Current          |                     |                                                                                                                                                 | TNY379-380                                                          |     |      | 200  |       |
|                                             | <br>DSS2            | $V_{BP/M} = 6.2 V$<br>$V_{EN/UV} = 0 V$                                                                                                         | V <sub>DS</sub> = 375 V,<br>T <sub>J</sub> = 50 °C<br>See Note G, I |     | 15   |      |       |
| Breakdown<br>Voltage                        | $BV_{DSS}$          | $V_{BP} = 6.2 \text{ V}, V_{EN/UV} = 0 \text{ V},$<br>See Note J, T <sub>1</sub> = 25 °C                                                        |                                                                     | 700 |      |      | V     |
| DRAIN Supply Voltage                        |                     |                                                                                                                                                 |                                                                     | 50  |      |      | V     |
| Auto-Restart<br>ON-Time At f <sub>osc</sub> | t <sub>ar</sub>     | T <sub>J</sub> = 25 °C<br>See Note K                                                                                                            |                                                                     |     | 32   |      | ms    |
| Auto-Restart<br>Duty Cycle                  | DC <sub>AR</sub>    | T <sub>J</sub> =                                                                                                                                | 25 °C                                                               |     | 3    |      | %     |



#### NOTES:

- A. For all BP/M pin capacitor values.
- B.  $I_{s1}$  is an accurate estimate of device controller current consumption at no-load, since operating frequency is so low under these conditions. Total device consumption at no-load is the sum of  $I_{s1}$  and  $I_{DSS2}$ .
- C. Since the output MOSFET is switching, it is difficult to isolate the switching current from the supply current at the DRAIN. An alternative is to measure the BP/M pin current at 6.1 V.
- D. BP/M pin is not intended for sourcing supply current to external circuitry.
- E. To ensure correct current limit, it is recommended that nominal 0.1 μF / 1 μF / 10 μF capacitors are used. In addition, the BP/M capacitor value tolerance should be equal to or better than indicated below across the ambient temperature range of the target application. The minimum and maximum capacitor values are guaranteed by characterization.

| Nominal BP/M<br>Pin Cap Value | Tolerance Relative to Nominal<br>Capacitor Value |       |  |  |  |
|-------------------------------|--------------------------------------------------|-------|--|--|--|
|                               | Min                                              | Max   |  |  |  |
| 0.1 µF                        | -60%                                             | +100% |  |  |  |
| 1 µF                          | -50%                                             | +100% |  |  |  |
| 10 μF                         | -50%                                             | NA    |  |  |  |

- F. For current limit at other di/dt values, refer to Figure 24. Measurements made with device self-biased.
- G. This parameter is derived from characterization.
- H. This parameter is derived from the change in current limit measured at 1X and 4X of the di/dt shown in the I<sub>LIMT</sub> specification.
- I. I<sub>DSS1</sub> is the worst-case OFF state leakage specification at 80% of BV<sub>DSS</sub> and maximum operating junction temperature. I<sub>DSS2</sub> is a typical specification under worst-case application conditions (rectified 265 VAC) for no-load consumption calculations.
- J. Breakdown voltage may be checked against minimum BV<sub>DSS</sub> specification by ramping the DRAIN pin voltage up to but not exceeding minimum BV<sub>DSS</sub>.
- K. Auto-restart on time has the same temperature characteristics as the oscillator (inversely proportional to frequency).





Figure 17. General Test Circuit.



Figure 18. Duty Cycle Measurement.





Figure 20. Current Limit Envelope at  $f_{OSC} = 132$  kHz.







Figure 22. Frequency vs. Temperature.



Figure 24. Current Limit vs. di/dt.





50 100 150 Temperature (°C)

PI-4102-01090





**Standard Current Limit** (Normalized to 25 °C) 70 90 80 1 80 1 0.2 0 -50 0

1.2

Figure 23. Standard Current Limit vs. Temperature.

18 Rev. A 05/07



#### **Part Ordering Information**







| Revision | Notes                   | Date |
|----------|-------------------------|------|
| A        | Release Final Datasheet | 5/07 |

#### For the latest updates, visit our website: www.powerint.com

Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS.

#### Patent Information

The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patentsmay be found at www.powerint.com. Power Integrations grants its customers a license under certain patent rights as set forth at http://www.powerint.com/ip.htm.

#### Life Support Policy

POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein:

- 1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

The PI logo, TOPSwitch, TinySwitch, LinkSwitch, DPA-Switch, PeakSwitch, EcoSmart, Clampless, E-Shield, Filterfuse, StakFET, PI Expert and PI FACTS are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2007, Power Integrations, Inc.

#### **Power Integrations Worldwide Sales Support Locations**

### World Headquarters

5245 Hellyer Avenue San Jose, CA 95138, USA. Main: +1-408-414-9200 Customer Service: Phone: +1-408-414-9665 Fax: +1-408-414-9765 e-mail: usasales@powerint.com

#### China (Shanghai)

Rm 807-808A Pacheer Commercial Centre, 555 Nanjing Rd. West Shanghai, P.R.C. 200041 Phone: +86-21-6215-5548 Fax: +86-21-6215-2468 e-mail: chinasales@powerint.com

#### China (Shenzhen)

Rm 2206-2207, Block A, Electronics Science and Technology Bldg. 2070 Shennan Zhong Rd. Shenzhen, Guangdong, China, 518031 Phone: +86-755-8379-3243 Fax: +86-755-8379-5828 e-mail: chinasales@powerint.com Germany Rueckertstrasse 3 D-80336, Munich Germany Phone: +49-89-5527-3910 Fax: +49-89-5527-3920 e-mail: eurosales@powerint.com

#### India

#1, 14th Main Road Vasanthanagar Bangalore-560052 India Phone: +91-80-4113-8020 Fax: +91-80-4113-8023 e-mail: indiasales@powerint.com

#### Italy

Via De Amicis 2 20091 Bresso MI Italy Phone: +39-028-928-6000 Fax: +39-028-928-6009 e-mail: eurosales@powerint.com Japan 1st Bldg Shin-Yokohama 2-12-20 Kohoku-ku, Yokohama-shi, Kanagawa ken, Japan 222-0033 Phone: +81-45-471-1021 Fax: +81-45-471-3717 e-mail: japansales@powerint.com

#### Korea

RM 602, 6FL Korea City Air Terminal B/D, 159-6 Samsung-Dong, Kangnam-Gu, Seoul, 135-728, Korea Phone: +82-2-2016-6610 Fax: +82-2-2016-6630 e-mail: koreasales@powerint.com

#### Singapore

51 Newton Road #15-08/10 Goldhill Plaza Ap Singapore, 308900 We Phone: +65-6358-2160 Fax: +65-6358-2015 e-mail: singaporesales@powerint.com

#### Taiwan

5F, No. 318, Nei Hu Rd., Sec. 1 Nei Hu Dist. Taipei, Taiwan 114, R.O.C. Phone: +886-2-2659-4570 Fax: +886-2-2659-4550 e-mail: taiwansales@powerint.com

#### Europe HQ

1st Floor, St. James's House East Street, Farnham Surrey GU9 7TJ United Kingdom Phone: +44 (0) 1252-730-140 Fax: +44 (0) 1252-727-689 e-mail: eurosales@powerint.com

Applications Hotline World Wide +1-408-414-9660

Applications Fax World Wide +1-408-414-9760