

TPS43330-Q1, TPS43332-Q1

SLVSA82 -MARCH 2010

# LOW $I_Q$ 30 $\mu A,$ HIGH $V_{IN},$ DUAL OUTPUT, SUPPLY AND BOOST CONTROLLER

Check for Samples: TPS43330-Q1 , TPS43332-Q1

## FEATURES

www.ti.com

- Dual Output Synchronous Buck Controller
  - Peak Gate Drive Current 1.5 A
  - Out-of-Phase Switching Between BuckA and BuckB
  - Frequency Spread Spectrum (f<sub>SS</sub>) (TPS43332 Only)
  - Independent Programmable Soft-Start Inputs (SSA, SSB)
  - Independent Power-Good Indicators (PGA, PGB)
  - Separate Enable Inputs (ENA, ENB)
  - Automatic Low-Power Mode Operation (Active When SYNC Terminal is Low)
  - Switching Frequency f<sub>SW\_Buck</sub> Range 150 kHz to 600 kHz Programmable Via External Resistor
  - External Synchronization Range: 150 kHz to 600 kHz
  - Low Current Consumption
    - 30 µA (typ) With Single-Output Operation in Low-Power Mode
    - 40 µA (typ) With Dual-Output Operation in Low-Power Mode

- Boost Controller for Low Input Voltage Operation
  - Peak Gate Drive Current 1.5 A
  - Switching Frequency Equals f<sub>SW Buck</sub>/2
- Input Voltage Range: 2 V to 36 V, Transients up to 60 V
- Internal Voltage Reference ±1.5%
- Very Low Leakage Current in Shutdown: I<sub>sh</sub> < 5 μA</li>
- Short Circuit, Over Current, and Thermal Protection
- Thermally Enhanced Package for Efficient Heat Management
  - 38-Pin HTSSOP (DAP) PowerPAD™ Package

## **APPLICATIONS**

- Automotive Systems
  - Infotainment
  - Navigation
  - Instrumentation Dashboard Cluster
- Multi-Rail DC Power Distribution Systems
  - Electronic Control Units

## DESCRIPTION

The TPS43330/2 is a dual Synchronous Current Mode Buck controller designed for the harsh environments of automotive applications and includes basic protection features such as thermal, soft-start and over current protection. In addition there is a non synchronous Voltage Mode Boost controller.

The TPS43330 provides a high efficient and fail safe power management solution for electronic control units. The two-step down output voltages of the device are ideally suited to deliver uC core and IO supply voltages. Due to the very low quiescent current the controller is ideal for applications that require a supply to microcontrollers and memories during ignition-off state. The seamless activation of the boost controller guarantees regulated supply lines during vehicle cranking profile or negative transients.

During short circuit conditions of the regulator output, the current through the MOSFET's can be limited for power dissipation by activation of the current fold back concept. The two independent soft start inputs allow ramp up of the output voltage independently during start up.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.







Figure 1. Block Diagram

#### **ORDERING INFORMATION**<sup>(1)</sup>

| TJ             | OPTION                                | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER |
|----------------|---------------------------------------|------------------------|-----------------------|
| -40°C to 150°C | Frequency Hopping Spread Spectrum OFF | DAP                    | TPS43330QDAPQ1        |
| -40°C to 150°C | Frequency Hopping Spread Spectrum ON  | DAP                    | TPS43332QDAPQ1        |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



### ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

| NO.  |                                                                  |                                               |                                       | VALUE                | UNIT |
|------|------------------------------------------------------------------|-----------------------------------------------|---------------------------------------|----------------------|------|
|      | VIN, VBAT,                                                       | Unregulated input voltage <sup>(3)</sup>      |                                       | -0.3 to 40           | V    |
| 1.1  | ENA, ENB,<br>GC2, DS                                             | Unregulated input voltage <sup>(4)</sup>      |                                       | -0.3 to 60           | V    |
| 1.2  | CBA, CBB,<br>GA1, GB1                                            | Unregulated input voltage <sup>(3)</sup>      |                                       | -0.3 to 68           | V    |
| 1.3  | PHA, PHB                                                         | Unregulated input voltage <sup>(5)</sup>      |                                       | -1.0 to 60           | V    |
| 1.4  | SA1, SA2, SB1,<br>SB2                                            | Current sensing signal voltage <sup>(3)</sup> |                                       | -0.3 to 13           | V    |
| 1.5  | FBA, FBB,<br>COMPA, ENC,<br>COMPB, PGA,<br>PGB, SYNC             | Input voltage                                 |                                       | -0.3 to 13           | V    |
| 1.6  | DLYAB, RT,<br>GA2, GB2,<br>GC1, VREG,<br>COMPC, DIV,<br>SSA, SSB | Input voltage                                 |                                       | -0.3 to 8            | V    |
| 1.7  | VIN – GC2                                                        | Input voltage                                 |                                       | -0.3 to 8            | V    |
| 1.8  | EXTSUP                                                           | Charge pump supply or external supply vol     | tage                                  | -0.3 to 13           | V    |
| 1.9  | Gx1, CBx                                                         | Input voltage                                 |                                       | PHx - 0.3 to PHx + 8 | V    |
| 1.10 | TJ                                                               | Operating virtual junction temperature rang   | е,                                    | -40 to 150           | °C   |
| 1.11 | T <sub>S</sub>                                                   | Storage Temperature Range                     |                                       | -55 to 165           | °C   |
| 1.12 | T <sub>Lead</sub>                                                | Lead temperature (soldering, 10sec)           |                                       | 260                  | °C   |
| 1.13 | ESD                                                              | Electrostatic discharge rating                | Human-Body Model (HBM) <sup>(6)</sup> | 2.0                  | kV   |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to GND.

(3) Absolute negative voltage on these pins not to go below -0.5 V for TBD ns.

(4) Absolute maximum voltage for less than 480ms

- (5) Absolute negative voltage on these pins not to go below –1.0 V, and transients due to recirculation of an inductive load up to -2V for TBDnS.
- (6) The human body model is a 100-pF capacitor discharged through a 1.5-k $\Omega$  resistor into each pin.

## **RECOMMENDED OPERATING CONDITIONS**

| NO. |                                             |                                                        | MIN | MAX  | UNIT |
|-----|---------------------------------------------|--------------------------------------------------------|-----|------|------|
| 2.1 | VIN, ENA, ENB,<br>GC2, DS                   | Unregulated buck supply input voltage <sup>(1)</sup>   | 4.0 | 36   | V    |
| 2.2 | DLYAB, RT,<br>COMPC, SSA,<br>SSB, SYNC, DIV | Input voltage                                          | 0   | 5.25 | V    |
| 2.3 | SA1, SA2, SB1,<br>SB2                       | Current sensing signal voltage                         | 0   | 12   | V    |
| 2.4 | θ <sub>JA</sub>                             | Thermal resistance, junction to ambient <sup>(2)</sup> |     | 28   | °C/W |
| 2.5 | θ <sub>JC</sub>                             | Thermal resistance, junction to case <sup>(3)</sup>    |     | 10   | °C/W |
| 2.6 | T <sub>A</sub>                              | Operating Free-Air Temperature range <sup>(4)</sup>    | -40 | 125  | °C   |

(1) The minimum operating voltage is based on the VIN voltage being reduced from 7V initially

(2) This assumes a JEDEC JESD 51-5 standard board with thermal vias – See Power Pad section and application note from Texas Instruments SLMA002 for more information.

(3) This assumes junction to exposed thermal pad.

(4) This assumes  $T_A = T_J - Power dissipation \times \theta_{JA}$  (junction to ambient).



#### SLVSA82 -MARCH 2010

## DC ELECTRICAL CHARACTERISTICS

#### VIN = 8V to 18V, TJ = -40C to 150C (unless otherwise noted)

| NO.               | TEST <sup>(1)</sup> |                                                                               | MIN                                                                                               | TYP                                                                                                                                                                                                          | MAX                               | UNIT                                  |                                   |                            |  |  |
|-------------------|---------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------|-----------------------------------|----------------------------|--|--|
| 3.0               | Input Supply        |                                                                               |                                                                                                   |                                                                                                                                                                                                              |                                   |                                       |                                   |                            |  |  |
| 3.1               | PT                  | V <sub>Bat</sub>                                                              | Supply Voltage                                                                                    | Boost Controller enabled, after initial start up condition is satisfied                                                                                                                                      | 2.0                               |                                       | 36.0                              | V                          |  |  |
| 3.2               | PT                  | V <sub>IN</sub>                                                               | Device Operating Range                                                                            | Boost Controller disabled <sup>(2)</sup><br>Input voltage required for Buck regulator on<br>initial start up                                                                                                 | 6.5                               |                                       | 36.0                              | V                          |  |  |
|                   |                     |                                                                               |                                                                                                   | Buck regulator operating range AFTER initial start up                                                                                                                                                        | 4.0                               |                                       | 36.0                              | V                          |  |  |
| 2.2               | рт                  | Value                                                                         | Buck Under Voltage Lockout                                                                        | Vin Falling                                                                                                                                                                                                  | 3.5                               | 3.6                                   | 3.8                               | V                          |  |  |
| 3.3               | FI                  | VIN UV                                                                        | Buck Under Vollage Luckoul                                                                        |                                                                                                                                                                                                              |                                   | 3.8                                   | 4                                 | V                          |  |  |
| 3.4               | PT                  | V <sub>INB-Off</sub>                                                          | Boost unlock threshold                                                                            |                                                                                                                                                                                                              |                                   | 8.5                                   |                                   | V                          |  |  |
| 3.5               | PT                  |                                                                               | LPM Quiescent Current: $T_A =$                                                                    | VIN=13V, BuckA: LPM, BuckB: off<br>VIN=13V, BuckB: LPM, BuckA: off                                                                                                                                           |                                   | 30                                    | 40                                | μΑ                         |  |  |
|                   |                     | 9_EI W_                                                                       | 25°C(*)                                                                                           | VIN=13V, BuckA, B: LPM                                                                                                                                                                                       |                                   | 35                                    | 50                                | μA                         |  |  |
|                   |                     |                                                                               |                                                                                                   | VIN=13V, BuckA: LPM, BuckB: off                                                                                                                                                                              |                                   |                                       |                                   | <br>                       |  |  |
| 3.6               | PT                  | I <sub>g LPM</sub>                                                            | LPM Quiescent Current: $T_A =$                                                                    | VIN=13V, BuckB: LPM, BuckA: off                                                                                                                                                                              | I                                 | 50                                    | 70                                | μA                         |  |  |
|                   |                     |                                                                               |                                                                                                   | VIN=13V, BuckA, B: LPM                                                                                                                                                                                       |                                   | 60                                    | 80                                | μA                         |  |  |
|                   |                     |                                                                               |                                                                                                   | Normal operation, SYNC = 5V                                                                                                                                                                                  |                                   |                                       |                                   | mA                         |  |  |
| 0.7               | DT                  |                                                                               | Quiescent Current: $T_A = 25^{\circ}C^{(4)}$                                                      | VIN=13V, BuckA: CCM, BuckB: off                                                                                                                                                                              |                                   | 5                                     | 6                                 | mA                         |  |  |
| 3.7               | PI                  | I I <sub>quies</sub>                                                          |                                                                                                   | VIN=13V, BuckB: CCM, BuckA: off                                                                                                                                                                              |                                   | 5                                     | 6                                 | mA                         |  |  |
|                   |                     |                                                                               |                                                                                                   | VIN=13V, BuckA, B: CCM                                                                                                                                                                                       |                                   | 7                                     | 7.5                               | mA                         |  |  |
|                   |                     |                                                                               |                                                                                                   | Normal operation, SYNC = 5V                                                                                                                                                                                  |                                   |                                       |                                   | mA                         |  |  |
| 3.8               | PT                  | 1.                                                                            | Oujescent Current: $T_{4} = 85^{\circ}C^{(4)}$                                                    | VIN=13V, BuckA: CCM, BuckB: off                                                                                                                                                                              |                                   | 5.5                                   | 6                                 | mA                         |  |  |
| 5.0               |                     | ·quies                                                                        |                                                                                                   | VIN=13V, BuckB: CCM, BuckA: off                                                                                                                                                                              |                                   | 5.5                                   | 6                                 | mA                         |  |  |
|                   |                     |                                                                               |                                                                                                   | VIN=13V, BuckA, B: CCM                                                                                                                                                                                       | L                                 | 5                                     | 8                                 | mA                         |  |  |
| 3.9               | PT                  | I <sub>bat_sh</sub>                                                           | Shutdown current at $T_A = 25^{\circ}C$                                                           | BuckA, B: off, VBat=13V                                                                                                                                                                                      | L                                 | 5                                     | 10                                | μA                         |  |  |
| 3.10              | PT                  | I <sub>bat_sh</sub>                                                           | Shutdown current at $T_A = 125^{\circ}C$                                                          | BuckA, B: off, VBat=13V                                                                                                                                                                                      | L                                 |                                       | 10                                | μA                         |  |  |
| 4.0               | Input vo            | oltage VBAT -                                                                 | Under voltage lock out                                                                            |                                                                                                                                                                                                              |                                   |                                       |                                   |                            |  |  |
| 4.1               | PT                  | V <sub>Battll VO</sub> Disable outputs                                        |                                                                                                   | See figure 11: threshold 4, VBat decreasing                                                                                                                                                                  | 1.8                               | 1.9                                   | 2.0                               | V                          |  |  |
|                   |                     | DatoEVO                                                                       |                                                                                                   | VBat rising                                                                                                                                                                                                  | 2.4                               | 2.5                                   | 2.6                               | V                          |  |  |
| 4.2               | PT                  | UVLO <sub>Hys</sub>                                                           | Hysteresis                                                                                        |                                                                                                                                                                                                              | 500                               | 600                                   | 700                               | mV                         |  |  |
| 4.3               | PT                  | UVLO <sub>filter</sub>                                                        | Filter time                                                                                       |                                                                                                                                                                                                              | L                                 | 5                                     |                                   | μs                         |  |  |
| 5.0               | Input vo            | oltage VIN - O                                                                | ver voltage lock out                                                                              |                                                                                                                                                                                                              |                                   | 10                                    |                                   | .,                         |  |  |
| 5.1               | PT                  | V <sub>OVLO</sub>                                                             | Over Voltage shutdown                                                                             | (based on VIN sense) Rising                                                                                                                                                                                  | 45                                | 46                                    | 47                                | V                          |  |  |
| 5.0               | DT                  | 0)// 0                                                                        |                                                                                                   | Falling                                                                                                                                                                                                      | 43                                | 44                                    | 45                                | V                          |  |  |
| 5.2               |                     | OVLO <sub>Hys</sub>                                                           |                                                                                                   |                                                                                                                                                                                                              | 1                                 | 2                                     | 3                                 | V                          |  |  |
| 5.3               | PI<br>Boost C       |                                                                               |                                                                                                   |                                                                                                                                                                                                              |                                   | 5                                     |                                   | μs                         |  |  |
| 6.3               | DUDSLO              |                                                                               | Boost Vout 7V                                                                                     | DIV = Iow VBat = 3.0V to 5V                                                                                                                                                                                  |                                   | 7.0                                   |                                   | V                          |  |  |
| 0.5               | FI                  | V boost7-VIN                                                                  |                                                                                                   | VBat falling - Boost enable threshold                                                                                                                                                                        | 7.5                               | 8.0                                   | 85                                | V                          |  |  |
| 64                | РТ                  | Vhannari                                                                      | Boost mode threshold                                                                              | VBat rising – Boost disable threshold                                                                                                                                                                        | 8.0                               | 8.5                                   | 9.0                               | V                          |  |  |
| 0.4               |                     | V <sub>boost7-th</sub>                                                        | Boost Vout 7V                                                                                     | Hysteresis                                                                                                                                                                                                   | 0.0                               | 0.5                                   | 0.6                               | V                          |  |  |
| 6.5               | РТ                  | Vboost10 V/N                                                                  | Boost Vout 10V                                                                                    | DIV = open. VBat= 3.0V to 5V                                                                                                                                                                                 |                                   | 10                                    | 0.0                               | V                          |  |  |
| 5.0               |                     | DUUSTIO-VIN                                                                   |                                                                                                   | VBat falling – Boost enable threshold                                                                                                                                                                        | 10.5                              | 11                                    | 11.5                              | V                          |  |  |
| 6.6               | PT                  | V <sub>boost10-th</sub>                                                       | Boost mode threshold                                                                              | VBat rising – Boost disable threshold                                                                                                                                                                        | 11.0                              | 11.5                                  | 12.0                              | V                          |  |  |
|                   |                     | 5000.10 11                                                                    | DOUST VOUT TUV                                                                                    | Hysteresis                                                                                                                                                                                                   | 0.4                               | 0.5                                   | 0.6                               | V                          |  |  |
| 6.4<br>6.5<br>6.6 | PT<br>PT<br>PT      | V <sub>boost7-th</sub><br>V <sub>boost10-VIN</sub><br>V <sub>boost10-th</sub> | Boost mode threshold<br>Boost Vout 7V<br>Boost Vout 10V<br>Boost mode threshold<br>Boost Vout 10V | VBat rising – Boost disable threshold         Hysteresis         DIV = open, VBat= 3.0V to 5V         VBat falling – Boost enable threshold         VBat rising – Boost disable threshold         Hysteresis | 8.0<br>0.4<br>10.5<br>11.0<br>0.4 | 8.5<br>0.5<br>10<br>11<br>11.5<br>0.5 | 9.0<br>0.6<br>11.5<br>12.0<br>0.6 | V<br>V<br>V<br>V<br>V<br>V |  |  |

(1) PT = Production tested; CT = Characterization only, not production tested; Info = Information based on simulations and lab evaluation, not production tested

(2) For VIN = 4V to 7V the boost is disabled and controller operates as a buck regulator.

(3) Quiescent current specification does not include the current flow through the external feedback resistor divider. Quiescent current is measured with no load on the output and at 25°C with VBat = 13V, unless otherwise specified in the test.

(4) Quiescent current specification does not include the current flow through the external feedback resistor divider. Quiescent current is measured with no load on the output and at 25°C with VBat = 13V, unless otherwise specified in the test.

4 Submit Documentation Feedback

Copyright © 2010, Texas Instruments Incorporated



SLVSA82 -MARCH 2010

## DC ELECTRICAL CHARACTERISTICS (continued)

VIN = 8V to 18V, TJ = -40C to 150C (unless otherwise noted)

|      |                                           | .,                                      | (                                               |                                                                          |        |                            |       |       |  |
|------|-------------------------------------------|-----------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------|--------|----------------------------|-------|-------|--|
| NO.  | TEST <sup>(1)</sup>                       | PARAMETER                               |                                                 | TEST CONDITIONS                                                          | MIN    | TYP                        | MAX   | UNIT  |  |
| 6.7  | PT                                        | V <sub>boost10-VIN</sub> Boost Vout 12V |                                                 | DIV = high, VBat= 3.0V to 5V                                             |        | 12                         |       | V     |  |
|      | Boost S                                   | witch current                           | limit                                           | ·                                                                        |        |                            |       |       |  |
| 6.8  | PT                                        | V <sub>DS</sub>                         | Current limit sensing                           | DS input with respect to PGNDA                                           | 0.175  | 0.2                        | 0.225 | V     |  |
| 6.9  | Info                                      | t <sub>DS</sub>                         | leading edge blanking                           |                                                                          |        | 200                        |       | ns    |  |
|      | Gate Driver for Boost Controller          |                                         |                                                 |                                                                          |        |                            |       |       |  |
| 6.10 | Info                                      | I <sub>GC1 Peak</sub>                   | Gate driver peak current                        | Not production tested <sup>(5)</sup>                                     |        | 1.5                        |       | Α     |  |
| 6.11 | PT                                        | R <sub>DS ON</sub>                      | Source and Sink driver                          | IGC1 current for external MOSFET = 100mA                                 |        | 3                          | 5     | Ω     |  |
|      | Boost re                                  | gulator Switc                           | hing frequency                                  |                                                                          |        |                            |       |       |  |
| 6.12 | PT                                        | f <sub>sw-Boost</sub>                   | Divided from Buck switching freq                |                                                                          |        | f <sub>SW_Buc</sub><br>k,2 |       | kHz   |  |
| 6.13 | PT                                        | D <sub>Boost</sub>                      | Boost duty cycle                                |                                                                          | 0      |                            | 90    | %     |  |
|      | Error An                                  | nplifier (OTA)                          | for Boost Converters                            |                                                                          |        |                            |       |       |  |
| 6.14 | PT                                        | gm                                      | Forward Transconductance                        | COMPC = 0.8V; source/sink = 5µA,<br>Test in feedback loop                |        | 1.0                        |       | mmhos |  |
| 7.0  | Buck Co                                   | ontrollers                              |                                                 |                                                                          |        |                            |       |       |  |
| 7.1  | PT                                        | V <sub>BuckA/B</sub>                    | adj. output voltage range                       | Closed loop                                                              | 0.9    |                            | 12    | V     |  |
| 7.2  | PT                                        | V <sub>ref,</sub> V <sub>ref_LPM</sub>  | internal reference voltage                      | Measure FBX pin, load = 0mA                                              | 0.788  | 0.800                      | 0.812 | V     |  |
|      |                                           |                                         |                                                 | Internal tolerance on reference                                          | -1.5   |                            | +1.5  | %     |  |
| 7.3  | PT                                        | V <sub>sense</sub>                      | V sense for forward OC in CCM                   | Voltage drop between sense pins                                          | 60     | 75                         | 90    | mV    |  |
| 7.4  | PT                                        |                                         | V sense for reverse OC in CCM                   | Voltage drop between sense pins                                          | -90    | -60                        | -30   | mV    |  |
| 7.5  | PT                                        | V <sub>I-Foldback</sub>                 | Current fold back threshold during output short | Decrease FBX and measure voltage at CompX                                | 0.6    |                            |       | V     |  |
| 7.6  | PT                                        | t <sub>dead</sub>                       | shoot through delay, blanking time              |                                                                          | 50 100 |                            | 200   | ns    |  |
| 7.7  | PT                                        | DC                                      | Duty cycle                                      |                                                                          | 3.5    |                            | 94    | %     |  |
| 7.8  | PT                                        | DC <sub>LPM</sub>                       | Duty Cycle LPM                                  |                                                                          |        |                            | 80    | %     |  |
| 7.9  | PT                                        | V <sub>sense_LPM</sub>                  | LPM threshold                                   |                                                                          | TBD    |                            | TBD   | mV    |  |
| 7.10 | PT                                        | LPM delay                               | Transition time                                 | ILoad = 5mA to 500mA in TBDus                                            | TBD    |                            | TBD   | us    |  |
|      | High Sid                                  | e external NN                           | IOS Gate Drivers for Buck Control               | ler                                                                      |        |                            |       |       |  |
| 7.11 | PT                                        | I <sub>GX1_peak</sub>                   | Gate driver peak current                        | Not production tested <sup>(6)</sup>                                     |        | 1.5                        |       | Α     |  |
| 7.12 | PT                                        | R <sub>DS ON</sub>                      | Source and Sink driver                          | IGXX current for external MOSFET = 200mA                                 |        | 3                          | 5     | Ω     |  |
|      | Low Sid                                   | e NMOS Gate                             | Drivers for Buck Controller                     |                                                                          |        |                            |       |       |  |
| 7.13 | PT                                        | I <sub>GX2_peak</sub>                   | Gate driver peak current                        | Not production tested <sup>(6)</sup>                                     |        | 1.5                        |       | Α     |  |
| 7.14 | PT                                        | R <sub>DS ON</sub>                      | Source and sink driver                          | IGXX current for external MOSFET = 200mA                                 |        | 3                          | 5     | Ω     |  |
|      | Gate Dri                                  | ver for PMOS                            |                                                 |                                                                          |        |                            |       |       |  |
| 7.15 | PT                                        | R <sub>DS ON</sub>                      | PMOS OFF                                        |                                                                          |        | 10                         | 20    | Ω     |  |
| 7.16 | PT                                        | I <sub>PMOS_ON</sub>                    | Gate current                                    | Vin =13.5V, Vgs = -5V                                                    | 10     |                            |       | mA    |  |
| 7.17 | PT                                        | t <sub>delay_ON</sub>                   | Turn ON delay                                   | C = 10nf                                                                 |        | 5                          | 10    | μs    |  |
|      | Error Amplifier (OTA) for Buck Converters |                                         |                                                 |                                                                          |        |                            |       |       |  |
| 7.18 | PT                                        | Gm                                      | Forward transconductance                        | COMPA, COMPB = $0.8V$ ,<br>source/sink = $5\mu$ A, Test in feedback loop |        | 1.0                        |       | mMhos |  |
| 8.0  | Digital Ir                                | nputs: ENA, E                           | NB, INHC, SYNC,                                 |                                                                          |        |                            |       |       |  |
| 8.1  | PT                                        | V <sub>ih</sub>                         | Higher threshold                                | VIN = 13V                                                                | 1.5    |                            |       | V     |  |
| 8.2  | PT                                        | V <sub>il</sub>                         | Lower threshold                                 | VIN = 13V                                                                |        |                            | 0.7   | V     |  |
| 8.3  | PT                                        | R <sub>ih_SYNC</sub>                    | Resistance                                      | VSYNC = 5V, SYNC: pull down to 0V                                        |        | 500                        |       | kΩ    |  |
| 8.4  | PT                                        | R <sub>il_INHC</sub>                    | Resistance                                      | VINHC = 0V enable Boost,<br>INHC: pulldown resistance                    |        | 500                        |       | kΩ    |  |
| 8.5  | PT                                        | I <sub>il_ENx</sub>                     | Leakage current                                 | VENx = 0V,<br>ENA, ENB: pullup current source                            |        | 0.5                        | 2     | μA    |  |

(5) (6) Specified by design Specified by design

Copyright © 2010, Texas Instruments Incorporated



SLVSA82 -MARCH 2010

## DC ELECTRICAL CHARACTERISTICS (continued)

VIN = 8V to 18V, TJ = -40C to 150C (unless otherwise noted)

| NO.   | TEST <sup>(1)</sup> PARAMETER TEST CONDITIONS |                                   |                              |                                                               |              | TYP    | MAX  | UNIT |
|-------|-----------------------------------------------|-----------------------------------|------------------------------|---------------------------------------------------------------|--------------|--------|------|------|
| 9.0   | Boost O                                       | utput Voltage                     | : DIV                        |                                                               | <b>A</b>     |        |      |      |
| 9.1   | PT                                            | $V_{\text{ih}\_\text{DIV}}$       | Higher threshold             |                                                               | Vreg-<br>0.2 |        |      | V    |
| 9.2   | PT                                            | V <sub>il_DIV</sub>               | Lower threshold              |                                                               |              |        | 0.2  | V    |
| 9.3   | PT                                            | V <sub>oz_DIV</sub>               | open                         | floating                                                      |              | Vreg/2 |      | V    |
| 10.0  | Switchin                                      | ng Parameter                      | - Buck DC-DC converters      |                                                               |              |        |      |      |
| 10.1  | PT                                            | f <sub>SW_Buck</sub>              | Buck switching frequency     | RT pin: GND                                                   | 360          | 400    | 440  | kHz  |
| 10.2  | PT                                            | f <sub>SW_Buck</sub>              | Buck switching frequency     | RT pin: R7 = 60kΩ                                             | 360          | 400    | 440  | kHz  |
| 10.3  | PT                                            | f <sub>SW_adj</sub>               | Buck adjustable range        | using external resistor R7 (see equation)                     | 150          |        | 600  | kHz  |
| 10.4  | PT                                            | f <sub>SYNC</sub>                 | Buck synch. range            | External clock input                                          | 150          |        | 600  | kHz  |
| 10.5  | СТ                                            | f <sub>SS</sub>                   | Spread Spectrum spreading    | External clock input                                          |              | 5      |      | %    |
| 11.0  | Internal                                      | Supply VREG                       | l                            |                                                               |              |        |      |      |
| 11 1  | рт                                            | V                                 | Internal regulated supply    | VIN = 8V to 18V, EXTSUP = 0V                                  | 5.5          | 5.8V   | 6.1  | V    |
| 11.1  | ГІ                                            | V REG                             | Load Regulation              | IVREG = 0mA to 100mA, EXTSUP = 0V                             |              | 0.2    | 1.0  | %    |
|       |                                               |                                   | Internal Regulated supply    | EXTSUP = 8.5V                                                 | 7.2          | 7.5    | 7.8  | V    |
| 11.2  | PT                                            | V <sub>REG-EXTSUP</sub>           | Load Regulation              | IEXSUP = 0mA to 125mA,<br>EXTSUP = 8.5V                       |              | 0.2    | 1    | %    |
| 11.3  | PT                                            | V <sub>EXTSUP-</sub><br>VREG      | Switch over voltage          | IVREG = 0mA to 100mA ,<br>EXTSUP ramping positive             | 4.4          | 4.6    | 4.8  | V    |
| 11.4  | PT                                            | V <sub>EXTSUP-Hys</sub>           | Switch over hysteresis       |                                                               |              | 100    |      | mV   |
| 11.5  | PT                                            | I <sub>REG-Limit</sub>            | Current Limit on VREG        |                                                               | 100          |        |      | mA   |
| 11.6  | PT                                            | I <sub>REG_EXTSUP-</sub><br>Limit | Current Limit on VEXSUP      | IVREG = 0mA to 100mA,<br>EXTSUP Ramping positive              | 125          |        |      | mA   |
| 12.0  | Soft Sta                                      | rt                                |                              |                                                               |              |        |      |      |
| 12.1  | PT                                            | I <sub>SSx</sub>                  | Soft Start source current    | SSA and SSB = 0V                                              | 0.75         | 1      | 1.35 | μA   |
| 13.0  | Oscillate                                     | or (RT)                           |                              |                                                               |              |        |      |      |
| 13.1  | PT                                            | V <sub>RT</sub>                   | Oscillator reference voltage |                                                               |              | 1.2    |      | V    |
| 13.2  | СТ                                            |                                   | Spread Spectrum spreading    |                                                               |              | 5      |      | %    |
| 14.0  | Power G                                       | Good / Delay                      |                              |                                                               |              |        |      |      |
| 14.1  | PT                                            | PG <sub>pullup</sub>              | Pullup for A and B           | internal pullup to Sx2                                        |              | 50     |      | kΩ   |
| 14.2  | PT                                            | PG <sub>th1</sub>                 | Power Good Threshold         |                                                               | -5           | -7     | -9   | %    |
| 14.3  | PT                                            | PG <sub>hys</sub>                 | Hysteresis                   |                                                               |              | 2      |      | %    |
| 14.4  | PT                                            | PG <sub>drop</sub>                | Voltage drop                 | IPGA=5mA                                                      |              |        | 450  | mV   |
| 14.5  | PT                                            |                                   |                              | IPGA=1mA                                                      |              |        | 100  | mV   |
| 14.6  | PT                                            | PG <sub>leak</sub>                | Leakage                      | VSx2 =VPGx=13V                                                |              |        | 1    | μA   |
| 14.7  | PT                                            | t <sub>deglitch</sub>             | Deglitch Time                | Power Good deglitch                                           | 2            |        | 16   | us   |
| 14.8  | PT                                            | t <sub>delay</sub>                | Reset Delay                  | external capacitor: 1ms / nF,<br>VBUCKX = 0.93 of set voltage | 1            |        | 300  | ms   |
| 14.9  | PT                                            | t <sub>delay_fix</sub>            | Fixed Reset Delay            | No external capacitor, pin open                               |              | 20     | 50   | us   |
| 14.10 | PT                                            | l <sub>oh</sub>                   | Activate current source      | Current to charge external capacitor                          |              | 40     |      | μA   |
| 14.11 | PT                                            | l <sub>il</sub>                   | Activate current sink        | Current to discharge external capacitor                       |              | 40     |      | μA   |
| 15.0  | Over Te                                       | mperature Pro                     | otection                     |                                                               |              |        |      |      |
| 15.1  | СТ                                            | T <sub>shutdown</sub>             | shutdown threshold           | Junction temperature                                          | 150          | 170    |      | °C   |
| 15.2  | СТ                                            | T <sub>hys</sub>                  |                              | Hysteresis                                                    |              | 15     |      | °C   |
| 15.2  | СТ                                            | T <sub>hys</sub>                  |                              | Hysteresis                                                    |              | 15     |      | •    |

6



SLVSA82 -MARCH 2010

## **DEVICE INFORMATION**

www.ti.com

## **TERMINAL FUNCTIONS**

| NO. | NAME   | PULLUP/<br>DOWN    | I/O | ANALOG/<br>DIGITAL | DESCRIPTION                                                                      |
|-----|--------|--------------------|-----|--------------------|----------------------------------------------------------------------------------|
| 1   | VBAT   |                    | Ι   | А                  | Battery Voltage sense for Boost Controller and Efficiency FET driver             |
| 2   | DS     |                    | Ι   | А                  | Drain Source Current Sense for Boost FET (protection circuit)                    |
| 3   | GC1    |                    | 0   | А                  | Gate Driver Boost NMOS FET                                                       |
| 4   | GC2    |                    | 0   | А                  | Gate Driver Reverse Diode PMOS FET                                               |
| 5   | CBA    |                    | Ι   | А                  | Bootstrap Capacitor – Buck Controller A                                          |
| 6   | GA1    |                    | 0   | А                  | Gate Driver – Buck Controller A                                                  |
| 7   | PHA    |                    | 0   | А                  | Phase Information – Buck Controller A                                            |
| 8   | GA2    |                    | 0   | А                  | Gate Driver – Buck Controller A                                                  |
| 9   | PGNDA  |                    | 0   | Ground             | Power Ground Buck Controller A                                                   |
| 10  | SA1    |                    | _   | А                  | Current Sense – Buck Controller A                                                |
| 11  | SA2    |                    | _   | А                  | Current Sense – Buck Controller A                                                |
| 12  | FBA    |                    | Ι   | А                  | Feedback Buck Controller A                                                       |
| 13  | COMPA  |                    | 0   | А                  | Compensation Buck Controller A                                                   |
| 14  | SSA    |                    | 0   | А                  | Soft Start for BuckA                                                             |
| 15  | PGA    | Pullup<br>resistor | 0   | D                  | Power Good – Buck Controller A (internal pullup)                                 |
| 16  | ENA    | Pullup<br>current  | Ι   | А                  | ENABLE – Buck Controller A                                                       |
| 17  | ENB    | Pullup<br>current  | Ι   | А                  | ENABLE – Buck Controller B                                                       |
| 18  | COMPC  |                    | 0   | А                  | Compensation for Boost controller                                                |
| 19  | ENC    | Pulldown resistor  | Ι   | D                  | Enable – Boost Controller, internal pulldown                                     |
| 20  | SYNC   | Pulldown resistor  | Ι   | D                  | Synchronization Pin, internal pulldown                                           |
| 21  | DLYAB  |                    | 0   | А                  | Power Good Delay – Buck Controller A + B                                         |
| 22  | RT     |                    | 0   | А                  | Oscillator Pin (external Resistor to adjust freq.)                               |
| 23  | AGND   |                    | 0   | Ground             | Analog Ground Pin                                                                |
| 24  | PGB    | Pullup<br>resistor | 0   | D                  | Power Good – Buck Controller B (internal pullup)                                 |
| 25  | SSB    |                    | 0   | А                  | Soft Start for BuckB                                                             |
| 26  | COMPB  |                    | 0   | А                  | Compensation Buck Controller B                                                   |
| 27  | FBB    |                    | -   | A                  | Feedback Buck Controller B                                                       |
| 28  | SB2    |                    | _   | A                  | Current Sense – Buck Controller B                                                |
| 29  | SB1    |                    | -   | А                  | Current Sense – Buck Controller B                                                |
| 30  | PGNDB  |                    | 0   | Ground             | Power Ground Buck Controller B                                                   |
| 31  | GB2    |                    | 0   | A                  | Gate Driver – Buck Controller B                                                  |
| 32  | PHB    |                    | 0   | А                  | Phase Information – Buck Controller B                                            |
| 33  | GB1    |                    | 0   | А                  | Gate Driver – Buck Controller B                                                  |
| 34  | СВВ    |                    |     | А                  | Bootstrap Capacitor – Buck Controller B                                          |
| 35  | VREG   |                    | 0   | А                  | Internal Power Supply Filter Cap, not supposed to power external circuitry       |
| 36  | DIV    |                    | I   | D                  | Boost Output Voltage Seelction                                                   |
| 37  | EXTSUP |                    | I   | Power<br>Supply    | External input for Buck gate drive supply                                        |
| 38  | VIN    |                    | Ι   | Power<br>Supply    | Supply Voltage, output of Boost controller and input voltage for Buck controller |

Copyright © 2010, Texas Instruments Incorporated



www.ti.com

## DETAILED DESCRIPTION

## **BUCK CONTROLLER**

#### **PWM Operation**

The switch mode power supply (SMPS) operates in a fixed frequency adaptive on time control pulse width modulation (PWM). Switching frequency is set by an external resistor or synchronized from an external clock input. The architecture for the output control is a totem-pole. The synchronous top N-channel MOSFET is turned on, or is SET at the beginning of each cycle. This MOSFET is turned off, or is RESET when the PWM comparator resets the latch. Once the high external FET is turned OFF, and after a small delay (shoot-through delay) the low side external FET is turned ON until the inductor current starts to reverse or the start of the next cycle is imitated. The low side FET will override every fourth cycle for 5% of the duty cycle to enable the bootstrap capacitor to replenish its charge. Asa result, the maximum achievable duty cycle will be 98.75%. During dropout at the maximum duty cycle, the buck will switch at 1/4<sup>th</sup> the normal switching frequency:

#### **Current Mode**

The current mode control is a sequence, of monitoring the output voltage and fed back to the transconductance amplifier and comparing this to the internal reference of 0.8V (typical). The inductor peak current also resets the latch and is controlled by the error amplifier output voltage on COMPA or COMPB dependent on the respective converter. An increase in the load output current causes a slight decrease in the output voltage on FBX terminals. This increases the output voltage of the error amplifier on COMPA or COMPB dependent on the respective converter, until the average inductor current can support then new load current.



The Buck regulator converter has slope compensation implementation for stability with duty cycles greater than 50%. The current sense amplifier is summed with a corrective ramp generated at the start of every period. This is compared with the error amplifier output and the result is fed into a latch. The latched output controls the buffer driver for the external power switch.

The slope compensation is quadratic in nature. For optimal performance, inductor must be choseb to satisfy equation 1Equation 1.

$$\frac{L \times f_{SW}}{R_{S}} = 200$$

#### Light Load PFM Mode

In Low Power PFM Mode the regulation topology is based on a Hysteretic Mode regulator. The voltage ripple on the output voltage is dependent on the external components. The top switch will be enabled to source current but the low side switch is disabled in this mode. This prevents the current from reversing and going negative, and the controller operates in discontinuous mode.

The following restrictions apply in LPM operation:

Max duty cycle is 80% (exceeding this duty cycle causes the device to leave LPM)

Discontinuous mode (DCM) low-power mode (LPM) entry threshold is shown in Figure 3.



Figure 3. DCM Low-Power Mode

The criteria to enter low-power mode in DCM is shown in Equation 2, Equation 3, and Figure 4.  $D^{*} = \frac{t_{HS} + t_{LS}}{t_{HS} + t_{LS}}$ 

D\*=<u>110\_10</u>

Where,



(3)

 $D^* = 0.3$  for specific number of cycles for the converter to enter low-power mode. The detection is carried out using a 10X clock internal to the device.

 $t_{HS}$  = On time for high side switch  $t_{LS}$  = On time for low side switch

$$\frac{V_{O} \times (1 - \frac{V_{O}}{V_{I}})}{2 \times V_{O} \times (1 - \frac{V_{O}}{V_{I}})}$$

I<sub>max</sub> 2×V<sub>SENSECL</sub>×K<sub>FL</sub>

Where.

(1)

I<sub>LPM</sub> = Threshold for entry into low-power mode

Imax = Maximum output current

V<sub>O</sub> = Output voltage

V<sub>I</sub> = Input voltage

K<sub>FI</sub> = Current sense transconductance

V<sub>SENSECL</sub> = Voltage threshold set for sense resistor to trip current limit



Figure 4. LPM Threshold

The control for low-power mode is based on output voltage VO and Inductor current. The tON is adaptive to load changes and detection of zero current in the inductor.

- The low-side FET is always OFF
- When VO falls below the threshold, the high-side FET is turned ON for a duration defined by VI and VO (see Equation 4).

$$t_{ON} = \frac{k}{V_{I} - V_{O}}$$
 (seconds) (4)

The criteria to exit low-power mode is shown in Equation 5.

$$\frac{I_{\text{nom}}}{I_{\text{max}}} = \frac{k \times f_{\text{SW}}}{2 \times V_{\text{SENSECL}} \times K_{\text{FL}}}$$
(5)

The low-power mode exit threshold is higher than the entry threshold; equating 5 and 7 for high VI gives Equation 6.

$$V_{O} \times (D^{*})^{2} = k \times f_{SW}$$
(6)

Copyright © 2010, Texas Instruments Incorporated

(2)



#### www.ti.com

In discontinuous mode (DCM), the following assumptions are made to have LPM of 10% full average load current: Assume the peak ripple current in continuous conduction mode is 30% of full average load current.

$$I_{PK_{DCM}} = I_{PK_{ripple_{CCM}}} \times \frac{t_{ON} + t_{OFF}}{t}$$
(7)

$$I_{O_{avg_{DCM}}} = I_{PK_{DCM}} \times \frac{t_{ON} + t_{OFF}}{t}$$
(8)

$$I_{O_{\text{avg}_{\text{DCM}}}} = I_{\text{PK}_{\text{ripple}_{\text{CCM}}}} \times \frac{D^2}{2}$$
(9)

$$(D^{*})^{2} = \left(\frac{t_{ON} + t_{OFF}}{t}\right)^{-}$$
(10)

 $I_{O_{avg_{DCM_{LPM}}}} = 0.1 \times I_{O_{avg_{CCM_{FullLoad}}}} = \frac{0.1}{0.3} \times I_{PK_{ripple_{CCM}}} = I_{PK_{ripple_{CCM}}} \times \frac{0}{2}$ (11)

$$0.66 = (D_{LPM}^{*})^2$$
 (12)

D<sub>LPM</sub>=0.8 (13)

The lower boundary for exit threshold always higher than entry threshold. Higher boundary of exit threshold is less than 25% of maximum load current.

#### Internal-Regulator/External (EXTSUP) Power

Power supply for the source and sink circuitry which control the external power MOSFETs is derived from an internal regulator. This is an internal regulator powered from the VIN supply input or EXTSUP terminal. An external power supply can be supplied on the EXTSUP terminal, for when the system requires low power dissipation operation with higher range of the VIN supply, and regulation of the VBUCKX output.



Figure 5. Internal Regulator Configuration

 If the EXTSUP terminal is open or less than 4.6V (typical), the internal regulator supplies VREG power from VIN. The internal regulator is a 5.8V supply (typically).

- If the EXTSUP terminal is above 4.6V (typically) the 5.8V regulator is turned OFF and a low drop out linear regulator is activated and supplies the VREG power from EXTSUP terminal.
- If the EXTSUP is less than 7.5V and greater than 4.6V, the 7.5V regulator is in drop out and the VREG supply is approximately equal to EXTSUP.

## Power Good (PGA, PGB) and Delay Function (DLYAB)

The Power Good function (PGA and PGB) monitors their respective buck regulated output voltages (VBUCKA and VBUCKB). The operation is based on detecting when the output voltage of the respective regulator crosses the Power Good threshold PGthx.

The DLYAB terminal sets the frequency of an internal clock, which is used to count the delay period before the PGX terminals are asserted high.

$$DLYAB = 20 \times \frac{1}{t_{delay}}$$
(14)

Where,

$$t_{delay} = 20/f_{DLYAB} = C_{DLYAB} \times ms/nF$$

The programmable Reset delay will work independently for both Power Good Pins. Negative voltage dips on Buck Controller A and/or B (within the range of the adjusted power good delay) will not affect each other. Each power good pin will be released once the output voltage has recovered and once the set delay time is reached. The two power good function will operate independent for each output rail. The Reset delay timer setting is common to both supplies but with separate internal counters.

#### Buck Controller – Soft Start (SSA and SSB)

To limit the start-up inrush current, an internal soft start circuit is used to ramp up the soft start voltage from 0V to the internal device reference of 0.8V (typical). The initial start up for each controller is a function of an internal pull up current (1  $\mu$ A typical) and the voltage ramp created by the capacitor on the SSX terminals. The switch duty cycle starts with narrow pulses and increases gradually as the soft start pin voltage ramps up. Each Buck controller has independent soft start circuitry. Alternatively the SSX terminals can be used to function as a tracking supply. This requires connecting the SSX pins through a resistor divider from the other supply to ground

$$=\frac{I_{SS}}{C_{SS}} \times \frac{V}{s}$$

 $\frac{\Delta V}{\Delta t}$ 

$$I_{SS} = 1 \ \mu A \ (typical)$$
  
 $\Delta V = 0.8 V$ 

(15)

 $\textbf{C}_{\text{SS}}$  is the selected capacitor for the time required  $\Delta t$ 

## Enable VBUCKA and VBUCKB Controller (ENA and ENB)

These are digital input level thresholds for the two buck controller circuits. Forcing these terminals below 0.7V shuts down their respective buck converters in the application. These terminals are high voltage tolerant and can therefore be connected to voltages up to 36V for implementation of self bias from the main supply line. Both of these inputs have an internal pull up current of approximately 0.5  $\mu$ A.

#### **Bootstrap Capacitor Input (CBA and CBB)**

These terminals are the bootstrap capacitor inputs for Buck switcher A and Buck switcher B respectively. These capacitors act as the voltage supply for the upper gate drive circuitry. The capacitors are re-charged on every low side synchronous switching action. In the case of 100% duty cycle for the upper FET, the device will automatically reduce the duty cycle to approximately 95% on every fifth cycle to allow these capacitors to re-charge.

#### Phase Reference for High-Side Bootstrap Supply (PHA and PHB)

These terminals provide a floating voltage reference for the high-side FET gate drive circuitry for switcher A and switcher B respectively. The phase input terminal is used to detect the reverse current in the converter using a second differential amplifier.

#### Current Sense BuckA and B (SX1 and SX2)

The current through the inductor is sensed by an external resistor. The current sense resistor nodes are fed into an internal differential amplifier for the respective Buck Regulators. The common mode range of the combined high-side and low-side current sense inputs supports the entire output voltage range.

Sense resistor selection for output current RsX = 75  $mV/I_{OC}$ 

The current sense amplifier  $A_1 = 8$ .



Figure 6. Over Current Sensing and Control



Figure 7. DCR Sensing Configuration

#### Inductor DCR Current Sense

This is a lossless current sense approach using the resistance of the inductor. The inductor consists of inductance L and resistance DCR with a time constant of the inductor given by L/DCR. Once these parameters are know then the value of R1 is chosen from Equation 16.

$$R1 = \frac{L}{DCR \times C1} \quad (Ohms) \tag{16}$$

The voltage  $V_C$  into the current sense amplifier of the TPS43330 is determined by Equation 17.

$$V_{C} = (V_{I} - V_{O}) \times \frac{V_{O}}{R1 \times C1 \times f_{SW} \times V_{I}} + I_{OC} \times DCR \quad (Volts)$$
(17)

From Equation 17 it can be seen that as the DC load increases the second term  $I_{OC} \times DCR$  dominates and  $V_C$  is dependent on this term. The over current is set with  $V_C$  not to exceed 60 mV.





#### www.ti.com

## Regulated Output Sense Voltage Feedback (FBA and FBB)

These are the input pins for the voltage output feedback signals for buck regulator A and buck regulator B respectively. The external resistor network setting on these pins programs the desired regulated output voltages for each switch-mode converter. The output voltage setting is programmed with a resistor divider from VBUCKx to ground

| VBUCKA=0.8V× $\left(1+\frac{R1}{R2}\right)$         | (18) |
|-----------------------------------------------------|------|
| $VBUCKB=0.8V \times \left(1 + \frac{R3}{R4}\right)$ | (19) |

## Error Amplifier Outputs for VBUCKA and VBUCKB (COMPA and COMPB)

The error amplifier outputs are part of the switching regulator compensation nodes. The current comparator trip point for each of these channels is increased with the voltage on the error amplifier output

#### External Clock Input (SYNC)

This terminal is for external clock input for switching frequency synchronization of the buck converter. The external clock if present can over-ride the internal free running clock, by detecting TBD positive edges of consecutive pulses and synchronization to the external input signal. If the external clock input is removed, the system will synchronize to the internal clock signal of 400 kHz and low-power mode is allowed in this mode of operation. The regulators will operate with the external clock signal until the clock pulse is removed or the pin is open. The transition to the internal clock will be if there is a gap of TBD positive edge clock pulses. The boost controller will need a minimum of 6.5V to for startup operation. The VBAT has to be higher than the boost mode threshold to unlock the boost operation. Start up in boost mode is NOT possible until both conditions are satisfied.

#### Internal Clock (RT)

The operating switching frequency of the Buck regulators can be selected by the resistor value on the RT terminal. In this operation if there is an open circuit condition the switching frequency will default to 400kHz.

$$f_{SW} = \frac{X}{R7} (X = 24k\Omega \times MHz)$$

 $f_{SW} = 24 \times \frac{10^{10}}{R7}$ 

For example,  $600 \text{kHz} = 40 \text{ k}\Omega$  400kHz =60 kΩ (R7 nom) 150kHz = 160 kΩ

#### **BOOST CONTROLLER**

During regular operating conditions the integrated Boost Controller is not active. The external components of the Boost converter act as filter at the input of a dual Buck Controller device. While the Boost Converter is not active the device will turn on an external MOS-FET in parallel to the diode of the Boost Converter in order to improve efficiency. The controller will need a minimum of 6.5V on the VIN input pin to start up operation. The Vbat has to be higher than the boost mode threshold to unlock the boost operation. Startup in boost mode is not possible until both conditions are satisfied.

Depending on the power consumption of the output voltages there can be large current ripples generated in Boost Mode. External Components need to be dimensioned accordingly and/or maximum time in Boost Mode has to be limited by the system. The boost controller will need a minimum of TBDV to start up the controller. The function of this circuitry is to maintain a constant input voltage to the TPS43330 device during low battery crank in a vehicle or when the boost controller is disabled and negative transient on the VIN input line occurs. Once the VIN line exceeds the setting for boost threshold (7V typical or 10V typical) the controller is disabled. During the boost operation the switching frequency of the converter is derived from the buck switching frequency divided by 2.

The voltage mode Boost Controller does includes a Drain-Sense monitor that will protect the external components form over current.

#### **Output Voltage Selector for Boost Converter (DIV)**

This terminal selects the output voltage set point of the Boost converter.

 $DIV = Iow \rightarrow Boost converter Vout = 7V$ 

 $DIV = open \rightarrow Boost converter Vout = 10V$ 

 $DIV = high \rightarrow Boost converter Vout = 11V$ 

#### Enable Boost Controller (ENC)

This is a digital input for the boost controller circuitry. Boost Controller is disabled with ENC = low and enabled with ENC = high. It has an internal pull-down resistor.

#### Boost Switch Drain Voltage Monitor (DS)

This terminal monitors the drain voltage of the low side boost regulator switch. If the voltage drop exceeds 0.2V typical the gate control voltage on GC1 is disabled (turns OFF the FET). This prevents the external FET from excessive power dissipation.

(20)



Current sensing configurations are shown in Figure 8 and Figure 9.



#### Figure 8. External Drain-Source Voltage Sensing



Figure 9. External Current Shunt Resistor

In method shown in Figure 8, the external FET must be capable of conducting currents up to I = 0.225/R<sub>ds</sub> <sub>ON</sub>. In the method shown in Figure 9, the current is detected using an external shunt resistor in series with the FET. The current limit can be set by I<sub>limit</sub> = 0.225/R<sub>ISEN</sub>. Additional noise filter is required on the sensing terminal to improve the performance of the converter. These are components C<sub>ISEN</sub> and R<sub>ISEN</sub>, the values of these components are chosen such that the filter time is less than 0.1 of the normal pulse width of the converter.

The recommended time constant of filter is calculated by Equation 21.

 $R_{ISEN} \times C_{ISEN} < 0.1 \times t_{ON}$  (Typical range for RISEN = 1k $\Omega$  to 5k $\Omega$ )

(21)

## Boost Converter Compensation (COMPC)

The error amplifier is a transconductance amplifier with the positive input connected to an internal reference of 0.8V and the negative input from a divider ratio of the input voltage. A compensation network is connected from the COMPC terminal to ground.

## Thermal Shutdown

The TPS43330 protects itself from overheating with an internal thermal shutdown circuit. If the junction temperature exceeds the thermal shutdown trip point, the voltage reference is grounded and the all regulators are turned off. The part is restarted automatically when the junction temperature drops typically 15°C below the thermal shutdown trip point.

## Frequency Hopping Spread Spectrum (FHSS) (TPS43332 Only)

The mode of operation is for the switching frequency to change from one value to another every cycle within a set boundary range of +/-5% of the frequency switching fundemental set. The implementation includes a 4-bit up/down counter which provides a random vector to set the charging current (up to 16 different current souces) of the capacitor which generates the ramp of the internal oscillator circuit. The pusedo random repeatability of the period is generated by a 12-bit linear feedback shift register, which allows different random sequences with a repeatability every 4096 cycles.



Figure 10. Frequency Hopping Control Logic



www.ti.com

| Table 1. Frequency hopping control |                      |                                       |                                                                       |  |  |  |  |
|------------------------------------|----------------------|---------------------------------------|-----------------------------------------------------------------------|--|--|--|--|
| SPREAD<br>SPECTRUM                 | SYNC TERMINAL        | STATUS OF INTERNAL<br>SPREAD SPECTRUM | COMMENTS                                                              |  |  |  |  |
| ON                                 | External clock input | Not active                            | Can use external signal to do spread spectrum                         |  |  |  |  |
| ON                                 | SYNC = Low           | Not active                            | Device can enter discontinuous mode and enter PFM mode at light loads |  |  |  |  |
| ON                                 | SYNC = High          | Active                                | Operates in forced continuous mode                                    |  |  |  |  |
| OFF                                | Don't care           | Not Active                            | Default state on power up                                             |  |  |  |  |

#### Table 1. Frequency Hopping Control

### Clock Frequency Set by Resistor on RT Terminal and Analog Modulation for Spread Spectrum

The resistor value on the RT terminal will set the clock frequency. An AC coupled signal on the RT to generate white noise approximately less than  $\pm 5\%$  range of the set value.

## Simplified Application Diagram

Two buck controllers with external NMOS-FET step down the battery voltage to two adjustable and independent output voltage rails. An integrated boost controller will boost the battery voltage for low voltage conditions (for example during cranking).

The buck controllers will always operate in a forced

## **Buck-Boost Configuration**

The buck regulators operate in a synchronous mode with current mode control loop. This allows for improved performance during input line voltage excursions and achieves stable output voltage.

Common to both buck regulators:

- Reset delay timer setting (DLYAB)
- Oscillator frequency (RT)
- External synchronization (SYNC)
- Low power mode setting option (SYNC = low)

Independent for each channel:

- External compensation (COMPA and COMPB)
- Adjustable output voltage settings (FBA and FBB)
- Current limit (SA1, SA2 and SB1, SB2)
- Enable/inhibit (ENA and ENB)
- Soft start (SSA and SSB)
- Power good (PGA and PGB)

Each buck regulator is switched 180 degrees out of phase to minimize input ripple current. For reverse battery conditions, the body diode of the external boost converter NMOS-FET (Q5) in Figure 12 is conducting. The fuse (S1) in Figure 12 needs to be dimensioned to protect the external NMOS-FET (Q5) of the boost converter.

The boost converter is a voltage mode controller. It's designed for short boost cycles during battery voltage

continuous conduction mode for SYNC = 1 or clock during normal operation. If low-power mode is enabled (SYNC = 0), the device can enter discontinuous conduction mode and transitions to PFM mode at light loads (hysteretic control loop).



Figure 11. Simplified Block Diagram

dips, for example during cranking. There is a separate PMOS-FET (Q6) gate driver which controls a FET in parallel to the diode (D1) of the boost circuit in order to reduce the power losses. The FET will be turned on during operation condition when the boost mode is not active. The boost converter will have two options to regulate the VIN input 7V and 10V through EEPROM setting.

Another option of reverse battery protection is shown in Figure 12.



#### Figure 12. Reverse Battery Protection Option for Buck/Boost Configuration

The reverse battery protection diode (D2) protects the fuse (S1) and the pin VBAT. Power loss over the diode can be optimized by connecting a second PMOS-FET (Q7) in parallel.

Copyright © 2010, Texas Instruments Incorporated

## Input Voltage / Car Battery Voltage

The Boost converter is activated when the input voltage falls below 7V typical (DIV=low). Operation in Boost will cause high RMS current for the input filter. To keep cost of external components low, boost mode operation should be limited by the system specification to a maximum time required by the cranking pulse. Otherwise components at the input need to be dimensioned accordingly.

Figure 13 represents the thresholds for input voltage falling after power up The input voltage must cross above the minimum Boost unlock threshold for the Boost to be activated.



Figure 13. Operation Modes

## **Buck Controller**

The buck converters are operation 180 degree out of phase in order to reduce the current ripple at the device input pin VIN. Operation of the buck controllers is independent of boost mode operation. If the boost converter is used, the output voltages will also remain stable during cranking pulses. The output terminals require filter capacitors with low ESR characteristics in order to minimize output ripple voltage.

#### Table 2. Mode of Operation

| MODE OF<br>OPERATION | DESCRIPTION                                               |  |  |
|----------------------|-----------------------------------------------------------|--|--|
|                      | Current mode controller                                   |  |  |
| PWM mode             | Source / sink mode operation (continuous conduction mode) |  |  |
| Low-power PFM        | Hysteretic mode, with load current range TBD              |  |  |
| mode                 | Source mode operation                                     |  |  |

## **Table 3. SYNC Pin Functionality**

| SYNC                        | DEVICE STATUS                                                                                                       |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------|
|                             | Buck controllers automatically switch between<br>PWM and PFM mode operation depending on<br>load current conditions |
| Low                         | Buck controllers enter PFM mode at light output load conditions                                                     |
|                             | → Highest efficiency at light load<br>conditions                                                                    |
|                             | Buck controllers operate at internal oscillator frequency                                                           |
| High                        | LPM inhibited                                                                                                       |
|                             | $\rightarrow$ Fixed switching frequency (400 kHz) also for light loads for noise control                            |
| External<br>synchronization | Buck controllers are synchronized to external frequency, look for consecutive edges within a specified time.        |
| Signal                      | LPM is inhibited.                                                                                                   |
| Open                        | SYNC pin has an internal pulldown resistor, same behavior as described for 'Low'.                                   |

## Buck Controller - Short Circuit Protection, Over Current Limit, and Fold Back Current

The two buck controllers have over current limit and short-circuit protection. The two sense pins for each Buck Controller monitor the current drop of an external current shunt in series with the output inductor.

Over current limit is a cycle by cycle peak current detection. If the current exceeds the programmed threshold, the high side switch is switched off the rest of the cycle.

A fold back current circuit is activated when the output voltage falls below 75% of the set value. The peak current limit is lowered proportional to the over current or short circuit condition. The fold back current limiting is enabled during soft start or tracking (providing the FBX voltage is keeping up with the SSX voltage) operation.

ENA and ENB terminals have internal pullups. SYNC and ENC terminals have internal pulldowns.

www.ti.com

INSTRUMENTS

Texas

TEXAS INSTRUMENTS

www.ti.com

| ENABLE AND INHIBIT PINS |       | DEVICE | DEVICE STATUS |                     |                              |                        |                          |
|-------------------------|-------|--------|---------------|---------------------|------------------------------|------------------------|--------------------------|
| ENA                     | ENB   | ENC    | SYNC          | BUCK<br>CONTROLLERS | BOOST<br>CONTROLLER          | SYSTEM STATUS          | (at light current loads) |
| Low                     | Low   |        | Х             | Device shutdown     |                              | Shutdown               | ~1 µA                    |
| Low                     | Lliab |        | Low           |                     |                              | BuckB: LPM enabled     | ~30 µA                   |
| LOW                     | nign  |        | High          | вискь running       |                              | BuckB: LPM inhibited   | mA range                 |
| Lliab                   | Low   | Low    | Low           |                     | uckA running<br>kA and BuckB | BuckA: LPM enabled     | ~30 µA                   |
| nign                    | LOW   |        | High          | BuckA running       |                              | BuckA: LPM inhibited   | mA range                 |
| Lliab                   | Lliab |        | Low           | BuckA and BuckB     |                              | BuckA/B: LPM enabled   | ~35 µA                   |
| nign                    | nign  |        | High          | running             |                              | BuckA/B: LPM inhibited | mA range                 |
| Low                     | Low   |        | Х             | Device shutdown     | Boost disabled               | Shutdown               | ~1 µA                    |
| 1.000                   | Llink |        | Low           | Dual D mussian      |                              | BuckB: LPM enabled     | ~50 µA (no boost)        |
| LOW                     | nign  |        | High          | вискь running       |                              | BuckB: LPM inhibited   | mA range (no boost)      |
| Lliab                   | Low   | High   | Low           |                     | Boost for Vbat <             | BuckA: LPM enabled     | ~50 µA (no boost)        |
| nign                    | LOW   |        | High          | BuckA running       | 7V (tbd)                     | BuckA: LPM inhibited   | mA range (no boost)      |
| Lliab                   | Lliab | 1      | Low           | BuckA and BuckB     |                              | BuckA/B: LPM enabled   | ~60 µA (no boost)        |
| High High               |       |        | High          | running             |                              | BuckA/B: LPM inhibited | mA range (no boost)      |

## Table 4. Mode of Operation

## External Voltage Supply (EXTSUP)

This pin is used in conjunction with external components for a capacitive charge pump circuit (see circuit below). This is required when the input voltage of the application is high and a low regulated output supply is required. This terminal can also be used to provide gate drive supply by another voltage source if available in the application (see application notes).





## Under-Voltage Lockout

The TPS43330 incorporates an under voltage lockout circuit to keep the device disabled when the input voltage VIN is below the UVLO start voltage threshold. During power up, internal circuits are held inactive until VIN exceeds the UVLO start threshold voltage of 3.5V to 4V on VIN. Once the UVLO start threshold voltage is reached, device start-up begins. The initial start up voltage for the both the Buck and Boost mode operation is approximately 6.5V on the VIN terminal.

## **Over Voltage Shutdown Threshold**

Above the over voltage threshold on VIN the buck converters will be disabled, when the condition is removed the converters will start up with a soft start sequence.



Figure 15. Load Transients in PWM Mode (VIN=12V, VBUCK A=5V)



Figure 17. Output Voltage Ripple (VIN=12V, VBUCK A=5V)



Figure 19. Cranking Pulse at Input (VBUCK A=5V)







Figure 18. Output Voltage Ripple (VIN=12V, VBUCK B=3.3V)





## TEXAS INSTRUMENTS

SLVSA82 -MARCH 2010

#### www.ti.com



#### Figure 21. Cranking Pulse at Output Node of the Boost



Figure 23. Peak current sense for Boost controller (VBAT at 3V, 5V, and 7V)



Figure 25. Shutdown Input Leakage Current vs Input Voltage VIN



Figure 22. Soft Start-Up (VIN=12V, VBUCK X=3.3V, 5V)



Figure 24. Output Current vs Different Input Voltages (VBAT at 3V, 5V, and 7V)



Figure 26. Quiescent Current vs Input Voltage VIN (VBUCK A Enabled)



Figure 27. Quiescent Current vs Input Voltage VIN (VBUCK A and VBUCK B Enabled)



Figure 28. Buck Regulator Foldback Current Limit



www.ti.com



SLVSA82 -MARCH 2010

## **APPLICATION INFORMATION**

This is a starting point and theoretical representation of the values to be used for the application, further optimization of the components derived may be required to improve the performance of the device

## **Boost Converter**

A Boost converter operating in continuous conduction mode (CCM) has a right-half-plane (RHP) zero with the transfer function. The RHP zero causes the converter to respond to a circuit disturbance in the opposite direction to that needed to support the output load transition (positive feedback). This complicates the loop compensation and limits the converter bandwidth, and requires an increase in the output filter capacitor.

The converter can de designed to operate in the discontinuous conduction mode (DCM) with a smaller inductance value of the inductor over the full range of the operating conditions. This may be difficult to achieve and other issues like instability may occur if the converter enters CCM.

The converter can de designed to operate in the discontinuous conduction mode (DCM) with a smaller inductance value of the inductor over the full range of the operating conditions. This may be difficult to achieve and other issues like instability may occur if the converter enters CCM.



Figure 29. Compensation Circuit Components for Boost Controller

Where,

For 7V boost  $\rightarrow$  R2 = 106k $\Omega$  (typical) and R1 = 821k $\Omega$  (typical)

For 10V boost  $\rightarrow$  R2 = 106k $\Omega$  (typical) and R1 = 1.2M $\Omega$  (typical)

#### Discontinuous Conduction Mode (DCM operation)

The control to output transfer function for the boost in DCM has a single pole. The energy in the inductor is completely discharged during every switching cycle (inductor current is reduced to zero). The small inductor value for DCM compared to CCM operation will shift the RHP zero frequency close to the switching frequency, see Equation 22. In this mode the RHP is not a factor for compensation of the feedback loop, additionally the frequency of the pole associated with the inductor is also increased to a higher frequency derived from Equation 22.

## Step 1: DCM Operation Inductor Selection

The maximum inductance to keep the boost converter running in DCM over the full operating range is given by Equation 22.

$$-\max = \frac{\frac{0.8 \times D_{CCM} \times (1-D_{CCM})^2 \times \left(\frac{V_0}{I_{Omax}}\right)}{2 \times f_{SW}} \quad (Henries)$$
(22)

Where,

$$D_{CCM} = 1 - \left(\frac{V_{I}}{V_{O} + V_{D}}\right)$$
(23)

V<sub>O</sub> = Output Voltage

I<sub>o-max</sub> = Maximum Output Current

 $V_{I} =$  Minimum Input voltage

 $V_D$  = Forward voltage of Schottky diode

There are three elements of the output capacitor which contribute to the its impedance (output voltage ripple), the ESR, the ESL, and the capacitance.

## Step 2: Duty Cycle in DCM

$$D_{DCM} = \frac{2(V_O + V_D) \times I_{Omax} \times f_{SW} \times L}{(V_I)^2}$$
(24)

## Step 3: DCM Operation Output Capacitor C<sub>O</sub>

During discontinuous conduction mode operation the minimum capacitance needed to limit the voltage ripple due to capacitor's capacitance is given by Equation 25.

$$C_{ODCM-min} \geq \frac{I_{Omax} \left(1 - \sqrt{\frac{2L}{R_{Lmin} \times t_S}}\right)}{f_{SW} \times \Delta V_O} \quad (Farads)$$

Where,

R<sub>L-minimum</sub> = minimum load resistance

 $t_s = clock period$ 

f<sub>SW</sub> = switching frequency

 $\Delta V_{O}$ = output voltage ripple desired

#### Copyright © 2010, Texas Instruments Incorporated

(25)

The ESR of the output capacitor needed to limit the output ripple voltage is given by Equation 26.

$$ESR \le \frac{\Delta V_0}{\Delta I_0}$$
 (Ohms) (26)

#### Step 4: DCM Operation Input Capacitor C<sub>1</sub>

 $C_{\text{IN-DCM}} = \frac{\Delta l \not \simeq D \ DCM}{4 \times f_{\text{SW}} \times \Delta V_{\text{ripple}}} \quad (\text{Farads})$ (27)

#### Step 5: Input Current I

$$I_{l} = \frac{V_{l}}{2 \times L \times f_{SW}} \times D_{DCM}^{2} \times I_{O} \quad (Amps)$$
(28)

#### **Continuous Conduction Mode (CCM) Operation**

In continuous conduction mode of operation the RHP zero complicates the loop compensation. This will limit the bandwidth of the converter and may require a larger value output filter capacitor to compensate for loop response. The benefit of this mode is a lower switch and inductor current compared to the DCM. This results in a reduced power dissipation and size of the power switch, input capacitor and output capacitor. May be necessary to increase the output filter capacitor value such that  $f_{LC} \leq f_{RHP}$ .

#### Step 6: Duty Cycle in CCM

$$D_{DCM} = 1 - \frac{V_I}{V_O + V_D}$$

(29)

## Step 7: CCM Operation Output Capacitor Selection

The minimum output capacitor required for a desired output ripple voltage is given by Equation 30.

$$C_{CCMmin} \ge \frac{I_{Omax}}{\Delta V_O} \times \left(1 - \frac{V_{IN}}{V_O}\right) \times \frac{1}{f_{SW}} \quad (Farads)$$
(30)

#### Step 8: CCM Operation Input Capacitor Selection

The minimum input capacitor required for a desired output ripple voltage is given by Equation 31.

$$C_{IN-CCM} = \frac{0.25 \times \Delta I_{Omax}}{f_{SW} \times \Delta V_{Iripple}}$$
 (Farads) (31)

#### Step 9: CCM Operation Inductor Selection

The minimum inductor value needed to ensure CCM from maximum to 25% of maximum load is determined by choosing value of the inductor to have a ripple current of approximately 40% of the maximum output load current at maximum input voltage of the system.

$$\Delta I_{L} = 0.4 \times I_{O} \quad (Amps) \text{ for } V_{INmax} \tag{32}$$

To maintain CCM operation choose minimum load current  $I_{\text{O-DCM}}$  for this operation.

The inductor value is given by Equation 33.

$$L = \frac{V_{IN}}{2 \times I_{O-DCM} \times f_{SW}} \times D_{CCM} \times (1 - D_{CCM}) \quad (\text{Henries})$$
(33)

Where.

#### VIN = Typical operating voltage

Choosing an inductor value less than the one determined by Equation 33 may cause the converter to go into DCM operation during low output currents. This may not be a problem if the loop compensation allows for good phase margin.

The ripple current flowing through the output capacitor's ESR causes power dissipation in the capacitor. Equation 34 gives the RMS value of the ripple current flowing through the output capacitance.

$$I_{C-RMS} = I_O \times \sqrt{\frac{D}{1-D}}$$
 (Amps) (34)

Continuous inductor current mode operation, the ESR needed to limit the ripple voltage to  $\Delta V_O$  volts peak-peak is:

$$ESR \le \frac{\Delta V_{O}}{\left(\frac{I_{Omax}}{1-D_{max}} + \frac{\Delta I_{L}}{2}\right)}$$
 (Ohms) (35)

Input current for CCM is given by Equation 36.

$$I_{l} = \frac{I_{O}}{1 - D} \quad (Amps) \tag{36}$$

#### Current Sensing and Over Current Protection

The internal current sense threshold is 0.2V. The peak converter current is TBD.

#### Step 10: CCM Operation Loop Frequency Compensation

Use the following guidelines to set the frequency poles, zeroes and crossover values:

- Crossover frequency at unity gain  $f_c = f_{SW}/5$  or  $f_{RHP}/3$  which ever is the lower of the two values
- Select the zero  $f_z = f_c/10$
- Make the second pole  $f_{P2} > 10 \times f_c$  (optional)

f<sub>LC</sub>=0.1×f<sub>RHP-Zero</sub> (Hz)

The following requirements for compensating the loop have to be satisfied for the control-to-output gain of a CCM boost operation.

Where,

$$M = 10 \text{ for tantalum output capacitors}$$
$$M = 15 \text{ for ceramic output capacitors}$$
$$R3 = \frac{B}{Gm} \times \frac{R1 + R2}{R2} \quad (Ohms)$$
(39)

Where,

(37)

www.ti.com



B = 3.3V/V (gain of 10dB) at the desired  $f_Z$ Gm = Transconductance of the amplifier

$$C1 = \frac{1}{2\pi \times f_{P1} \times R3} \quad (Hz)$$
(40)

$$C2 = \frac{1}{2\pi \times 0.1 \times f_C \times R3}$$
 (Hz) (41)

$$f_{C}=0.33 \times f_{RHP-Zero}$$
 (Hz) (42)

$$f_{LC} = \frac{1}{2\pi\sqrt{LC_O}} \times \frac{V_{IN}}{V_O} \quad (Hz)$$
(43)

#### Where,

L = Inductor value  $C_{O} =$  Output capacitor

$$V_{IN} = Input voltage$$

$$f_{\text{RHP-Zero}} = \frac{\text{RLmin}}{2\pi L} \times \left(\frac{V_{\text{IN}}}{V_{\text{O}}}\right)^2 \quad (\text{Hz})$$

$$f_{\text{rcp}} = \frac{1}{\sqrt{1-1}} \quad (\text{Hz})$$
(44)

$$f_{\text{ESR}} = \frac{1}{2\pi \times C_{\text{O}} \times R_{\text{ESR}}}$$
(Hz) (45)

The compensation network (see Figure 30) is calculated using Equation 46 through Equation 48.

$$f_{P1} = \frac{1}{2\pi \times C1 \times R_{EA}}$$
(Hz) (46)  
$$f_{P2} = \frac{1}{2\pi \times C2 \times R3}$$
(Hz) (47)  
$$f_{Z} = \frac{1}{2\pi \times C2 \times R3}$$
(Hz) (47)

$$f_{Z} = \frac{1}{2\pi \times C1 \times R3}$$
(Hz)
(48)
$$f_{Z} = \frac{1}{2\pi \times C1 \times R3}$$
(Hz)
(48)
$$g_{D}$$

Figure 30. Boost Converter Loop Compensation for Stability Criteria

The Bode-Plot in Figure 30 is an illustration of stability criteria and is used to ensure converter performance based on the type of loop compensation implemented

#### BUCK CONTROLLER

#### Step 1: Maximum and Minimum Duty Cycles

$$D_{max} = \frac{V_O}{V_{l_{min}}}$$
(49)  
$$D_{min} = \frac{V_O}{V_{l_{max}}}$$
(50)

### Step2: Selection of Current Sensing Resistor

Current sense resistor=
$$R_S = \frac{0.075}{1.25 \times I_{Omax}}$$
 (Ohms) (51)

#### **Step 3: Selection of Inductor**

The following things must be considered when selecting the value of the inductor for the application.

Benefits of Low Inductor value

- Low inductor value gives high di/dt, which allows for fewer output capacitors for good load transient response
- Gives higher saturation current for the core due to fewer tunrs
- Fewer turns yields low DCR and therefore less DC inductor losses in the windings
- High di/dt provides faster response to load steps

Benefits of High Inductor value

- Low ripple current leads to lower conduction losses in MOSFETs
- Low ripple; means lower RMS ripple current for capaciotrs
- Low ripple; yeilds low AC inductor losses in the core (flux) and windings (skin effect)
- Low ripple; gives contineous inductor current flow over a wide load range

Factoring in the slope quadaratic compensation, the following equation is used to determine the recommeded inductor value for the converters.

$$L=K_{FLR} \times \frac{R_S}{f_{SW}} \quad (Henries)$$
(52)

Where,

R<sub>S</sub> = Current sense resistor

 $f_{SW}$  = Converter switching frequency

 $K_{FLR}$  = Coil selection constant = 200

#### Step 4: Ripple Current based on Inductor Chosen

$$\Delta I_{Lripple} = \frac{V_O}{f_{SW} \times L} \times \left(1 - \frac{V_O}{V_I}\right) \quad (Amps)$$
(53)

Where,

V<sub>1</sub> = Input voltage

 $\Delta I_{L ripple}$  = Inductor ripple current peak to peak (typically 20% to 40% of maximum load current)

f<sub>SW</sub> = Converter switching frequency

 $V_{O}$  = Output voltage

L = Inductor value

The inductor RMS current is given by Equation 54.

$$\Delta I_{Lrms} = \sqrt{I_O^2 + \frac{1}{12} \left(\frac{V_O \times (V_I - V_O)}{VI \times L \times f_{SW}}\right)^2} \quad (Amps)$$
(54)

## Step 5: Selection of Output Capacitor Co

The selection of the output capacitor will determine several parameters in the operation of the converter, the modulator pole, voltage droop on the out capacitor and the output ripple. During a load step from no load to full load or changes in the input voltage, the output capacitor must hold up the output voltage above a certain level for a specified time and NOT issue a reset, until the main regulator control loop responds to the change. The droop on the output voltage can be determine by Equation 56. The capacitance value determines the modulator pole and the roll off frequency due to the LC output filter double pole The output ripple voltage is a product of the output capacitor ESR and ripple current (see Equation 58).

Using Equation 55, the minimum capacitance needed to maintain desired output voltage during high to low load transition and prevent over shoot.

$$C_{O} > \frac{L \times \left( l_{Omax}^{2} - l_{Omin}^{2} \right)}{V_{Omax}^{2} - V_{Omin}^{2}} \quad (Farads)$$
(55)

Where.

Io-max is maximum output current

Io-min is minimum output current

The difference between the output current maximum to minimum is the worst case load step in the system

V<sub>o-max</sub> is maximum tolerance of regulated output voltage

Vo-min is the minimum tolerance of regulated output voltage

Minimum capacitance needed for transient load response, using Equation 56.

$$C_{O} = \frac{2 \times \Delta I_{O}}{f_{SW} \times \Delta V_{O}} \quad (Farads)$$
(56)

Minimum capacitance needed for output voltage ripple  $\Delta VO$  specification, using Equation 57.

$$C_{O} > \frac{1}{8 \times f_{SW}} \times \frac{1}{\left(\frac{V_{Oripple}}{I_{ripple}}\right)}$$
 (Farads) (57)

The most critical condition based on the calculations above indicates that the output capacitance has to be a minimum of 33 µF to keep the output voltage in regulation during load transients.

Additional capacitance de- ratings for temperature, aging and dc bias has to be factored, and so a value of 100 µF with ESR calculated using Equation 58 of less than  $100m\Omega$  should be used on the output stage.

Maximum ESR of the out capacitor based on output ripple voltage specification.

Output capacitor root mean square (RMS) ripple current. This is to prevent excess heating or failure due to high ripple currents. This parameter is sometimes specified by the manufacturer.

$$I_{O-RMS} = \frac{V_{OUT}(V_{Imax} - V_O)}{\sqrt{12} \times V_{Imax} \times L_O \times f_{SW}}$$
(Amps) (59)

Physical size, cost, temperature and voltage characteristics are also important considerations and will depend on the type of capacitor you use. The chose of output capacitance and their repsective dielectric material is important when designing the converter.

The highest dielectric constants (Z5U and Y5V) exhibit the most variation in capacitance with dc voltage and temperature. The Y5V are available in larger values but lose 75% of the capacitance at the full dc voltage rating. The X7R and X5R show more variation than NPO but less than Y5V and have a good selection of small size, higher value capacitors. The capacitors with X5R dielectric lose 20% of capacitance at about 80% of the dc voltage rating. The X7R dielectric loses 10% of capacitance.

## Step 6: Input Capacitor CIN

The TPS43330 requires an input ceramic de-coupling capacitor type X5R or X7R and bulk capacitance to minimize input ripple voltage on each Buck Regulator input supply. The dc voltage rating of this input capacitance must be greater than the maximum input voltage. The capacitor must have an input ripple current rating higher than the maximum input ripple current of the converter for the application; this is determined by Equation 60.

The input capacitors for power regulators are chosen to have reasonable capacitance to volume ratio and fairly stable over temperature. The value of the input capacitance also determines the input ripple voltage of the regulator, shown by Equation 61.



www.ti.com



$$I_{I-RMS} = I_O \times \sqrt{\frac{V_O}{V_{Imin}} \times \frac{V_{Imin} - V_O}{V_{Imin}}} \quad (Amps)$$
(60)

$$C_{IN} = \frac{0.25 \times \Delta I_{Omax}}{f_{SW} \times \Delta V_I}$$
 (Farads) (61)

Where,

 $\Delta V_{I}$  = Input voltage ripple desired

## Step 7: Soft Start Capacitor C<sub>SS</sub>

The soft start capacitor determines the minimum time to reach the desired output voltage during a power up cycle. This is useful when a load requires a controlled voltage slew rate and helps to limit the current draw from the input voltage supply line. Equation 62 has to be satisfied in addition to the other conditions stated in the soft start section of this document.

$$C_{SS} = \frac{I_{SS} \times \Delta t}{\Delta V} \quad (Farads)$$
(62)

Where,

$$\begin{split} I_{SS} &= 1 \ \mu A \ (typical) \\ C_{SS} &= selected \ capacitor \\ \Delta V &= 0.8V \ (typical) \\ \Delta t &= soft \ start \ time \ required \end{split}$$

## Step 8: Bootstrap Capacitor Selection C<sub>Boot</sub>

$$C_{Boot} = \frac{Q_g}{\Delta V}$$
 (Farads) (63)

A CBoot ceramic capacitor must be connected between the PH and BOOT terminals for the converter to operate and regulate the desired output voltage. It is recommended to use a capacitor with X5R or better grade dielectric material and the voltage rating on this capacitor of at least 25V to allow for de rating.

## Step 9: Current Loop Compensation (Buck Regulator Controller Buck 1 and Buck 2)

#### Small Signal Model for Frequency Compensation

The TPS43330 uses a transconductance amplifier for the error amplifier which supports three of the commonly used frequency compensation circuits. These compensation circuits are shown below as Type 2A, 2B, and 1. The Type 2 circuits most likely implemented in high bandwidth power supply designs using low ESR output capacitors. The Type 1 circuit will be used with power supply designs with high ESR output capacitors (RESR).



Figure 31. Buck Converter Loop Compensation Components



Figure 32. Frequency Response of the Type 2A and 2B Frequency Compensation

The higher the bandwidth the faster the load transient response. It is recommeded to place a pole at low frequency, The following are the basic loop compensation guidelines:

- In a loop response compensation it is desirable to have the crossover frequency at one-fifth of the switching frquency.  $f_C < f_{SW} / 5$ , but can be  $f_{SW} / 5$ 20 for highest switching frequency.
- Loop gain slope of -20dB/decade
- The first pole f<sub>P1</sub> should be close to 0 Hz, so low frequency gain will be relatively high and help with dc regulation with load and line regulation.
- The first zero  $f_{Z1}$  should be at the first control loop pole [zero 1 compensation at  $f_z = 1 / (2\pi \sqrt{LC_O})$ ].
- The second pole at fP2 (pole 2 compensation at fZ1), created by capacitor C2, [pole 2 at  $f_{P2} = 1 / f_{P2}$  $(2\pi \mathbf{x} \mathbf{C}_{O} \mathbf{x} \mathbf{R}_{ESR})].$

The crossover frequency must be such that the error amplifier gain is high enough to allow propoer compensation. Use Equation 64 through Equation 66 as a starting poingt to dertermine the crossover frequency. Use the lower value from the calaculations for an initial crossover frequency f<sub>C</sub>

$$f_{C} = \sqrt{f_{P1} \times f_{P2}} \quad (Hz)$$

$$f_{C} = \sqrt{f_{P1} \times \frac{f_{SW}}{2}} \quad (Hz)$$

$$f_{C} \leq \frac{f_{SW}}{5} \quad (Hz) \text{ for all cases}$$
(66)

Once the crossover frequency is determined the gain of the modulator at this frequency f<sub>c</sub> is given by Equation 67.

$$G_{\text{mod-f}_{C}} = \frac{6.6 \times R_{L} \times (2\pi \times f_{C} \times C_{O} \times R_{\text{ESR}} + 1)}{2\pi \times f_{C} \times C_{O} \times (I_{L} + R_{\text{ESR}}) + 1} \quad (dB)$$
(67)

Current loop transconductance is given by Equation 68.

 $K_{CFB} = \frac{1}{A_I \times R_S}$ (68)

Where.

 $A_1$  = Current sense amplifier gain = 8 ( for TPS43340)

 $R_{S}$  = Current sense resistor = 0.075 /(1.25 \* I<sub>O</sub> max)

Voltage divider gain beta is given by Equation 69.

$$\beta = \frac{V_{ref}}{V_{ref}}$$

Vo

Where,

V<sub>ref</sub> = Internal reference voltage (For TPS43340 = 0.8V)

 $V_{O}$  = Output voltage

Gain bandwith of converter (GBW) is given by Equation 70.

$$R3 = \frac{GBW \times 2\pi \times C_O}{Gm \times K_{CFB} \times \beta}$$
 (Ohms) (70)

Where.

С

(66)

GBW = The gain bandwidth. Typically the gain bandwidth is between 1/5 to 1/20 of the  $f_{SW}$  to cover the range of the switching frequencies. gm = transconductance of error amplifier

K<sub>CFB</sub> = Current loop transcondutance

C<sub>O</sub> = Output capacitance

$$1 = \frac{1}{2\pi \times R3 \times 0.1 \times GBW}$$
 (Farads)

$$C2 = \frac{1}{\pi \times R3 \times f_{SW}}$$
 (Farads) (72)

$$A_0 = Gm_{ea} \times R_L \times \frac{R2}{R1 + R2} \quad (V/V)$$
(73)

$$A_{1} = Gm_{ea} \times \frac{R_{L} \times R_{3}}{R_{L} + R_{3}} \times \frac{R_{2}}{R_{1} + R_{2}} \quad (V/V)$$
(74)

$$f_{P1} = \frac{1}{2\pi \times C_O \times R_L} + \frac{1 - D - 0.5}{2\pi \times L \times f_{SW} \times C_O}$$
(Hz) (75)

$$z_1 = \frac{1}{2\pi \times C1 \times R3} \quad (Hz) \tag{76}$$

$$f_{P2} = \frac{1}{2\pi \times C2 \times R3}$$
 (Hz) Type 2a (77)

$$f_{P2} = \frac{1}{2\pi \times C_O \times \frac{R3 + R_L}{R_3 \times R_1}}$$
 (Hz) Type 2a

$$f_{P2} = \frac{1}{(2\pi \times C_O + C_2) \times R_L}$$
 (Hz) Type 1 (79)

(69)

(71)

(78)



SLVSA82 -MARCH 2010

## **Design Equations**

|                                                                                                        | VBUCKA, VBUCKB                                                                                                    | BOOST                                                                                                                                                                                                                                                                                  | COMMENTS                                                                                                                                                                          |
|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Duty Cycle D. (VBUCK A, B) -<br>Eq.45<br>Boost CCM - Eq. 23<br>Boost DCM - Eq. 24                      | $D = \frac{V_O}{V_I}$                                                                                             | $D_{CCM}=1-\left(\frac{V_{I}}{V_{O}+V_{D}}\right)$ $D_{DCM}=\frac{2(V_{O}+V_{D})\times I_{Omax}\times f_{SW}\times L}{(V_{I})^{2}}$                                                                                                                                                    |                                                                                                                                                                                   |
| Current limit sense resistor R <sub>S</sub><br>- 51                                                    | $R_{S} = \frac{0.075}{1.25 \times I_{Omin}}$                                                                      | $\frac{0.225}{R_{dsON}}$ (Vds sensing)<br>$\frac{0.225}{R_{ISEN}}$ (External sense resistor)                                                                                                                                                                                           | Chose current limit of 25% more than maximum load                                                                                                                                 |
| Inductor selection L.<br>(VBUCK A, B) - Eq. 52<br>Boost CCM - Eq. 33<br>Boost DCM - Eq. 22             | $L=\frac{200}{f_{SW}}\times R_S$                                                                                  | $L=\frac{V_{IN}}{2 \times I_{O-DCM} \times f_{SW}} \times D_{CCM} \times (1-D_{CCM})  (Henries)$ $\frac{0.8 \times D_{CCM} \times (1-D_{CCM})^2 \times \left(\frac{V_O}{I_{Omax}}\right)}{2 \times f_{SW}}  (Henries)$                                                                 | VBUCK A and VBUCK B, Rs is<br>chosen based on current limit set<br>for the application. Boost<br>operation chose desired mode of<br>DCM or CCM equation for<br>inductor selection |
| Indcutor ripple current.<br>(VBUCK A, B) - Eq. 53<br>Boost - Eq. 32                                    | $\Delta I_{Lripple} = \frac{V_O}{f_{SW} \times L} \times \left(1 - \frac{V_O}{V_I}\right)  (Amps)$                | $\Delta I_L = 0.4 \times I_O$ (Amps) for $V_{INmax}$                                                                                                                                                                                                                                   | Typically the inductor ripple<br>current is ± 20% of maximum<br>load current                                                                                                      |
| Output capactior C <sub>O</sub> .<br>(VBUCK A, B) - Eq. 56<br>Boost CCM – Eq. 30<br>Boost DCM – Eq. 25 | $C_{O} = \frac{2 \times \Delta I_{O}}{f_{SW} \times \Delta V_{O}}  (Farads)$                                      | $\begin{split} C_{CCMmin} &\geq \frac{I_{Omax}}{\Delta V_O} \times \left(1 - \frac{V_{IN}}{V_O}\right) \times \frac{1}{f_{SW}}  (Farads) \\ C_{ODCM-min} &\geq \frac{I_{Omax} \left(1 - \sqrt{\frac{2L}{R_{Lmin} \times t_S}}\right)}{f_{SW} \times \Delta V_O}  (Farads) \end{split}$ | Ensure the ESR of the output capacitor is based on output voltage ripple due to load steps                                                                                        |
| Input capacitor C <sub>IN</sub> .<br>(VBUCK A, B) - Eq. 61<br>Boost CCM -Eq. 31<br>Boost DCM - Eq. 27  | C <sub>IN</sub> = $\frac{0.25 \times \Delta I_{Omax}}{f_{SW} \times \Delta V_I}$ (Farads)                         | $C_{\text{IN-CCM}} = \frac{0.25 \times \Delta l_{\text{Omax}}}{f_{\text{SW}} \times \Delta V_{\text{Iripple}}}  (\text{Farads})$ $C_{\text{IN-DCM}} = \frac{\Delta l_{\text{K}} D_{\text{DCM}}}{4 \times f_{\text{SW}} \times \Delta V_{\text{ripple}}}  (\text{Farads})$              | Based Input capacitor value on<br>input voltage ripple desired                                                                                                                    |
| Soft start C <sub>SS</sub> .<br>- Eq. 62                                                               | $C_{SS} = \frac{I_{SS} \times \Delta t}{\Delta V}$ (Farads)                                                       | $C_{SS} = \frac{I_{SS} \times \Delta t}{\Delta V}$ (Farads)                                                                                                                                                                                                                            | Chose the soft start time required $\Delta t$ and then calculate $C_{SS}$                                                                                                         |
| Bootstrap capacitor C <sub>Boot</sub> .<br>- Eq. 63                                                    | $C_{Boot} = \frac{Q_g}{\Delta V}$ (Farads)                                                                        | $C_{Boot} = \frac{Q_g}{\Delta V}$ (Farads)                                                                                                                                                                                                                                             | Chose the amount of ripple<br>based on FET gate charge and<br>opearting VIN                                                                                                       |
| Compensation resistor for pole.<br>(VBUCK A, B) - Eq. 70<br>Boost - Eq. 39                             | $R3 = \frac{GBW \times 2\pi \times C_{O}}{Gm \times K_{CFB} \times \beta} $ (Ohms)                                | $R3 = \frac{B}{Gm} \times \frac{R1 + R2}{R2}  (Ohms)$                                                                                                                                                                                                                                  | To determine resistor R3 assume<br>GBW ≈ f <sub>SW</sub> /5 to f <sub>SW</sub> /20 over the<br>frequency range for buck<br>controller                                             |
| Compensation capacitor for zero.<br>(VBUCK A, B) - Eq. 71<br>Boost - Eq. 40                            | $C1=\frac{1}{2\pi\times R3\times 0.1\times GBW}$ (Farads)                                                         | $C1 = \frac{1}{2\pi \times R3 \times 0.1 \times f_C}$ Assume R3<br>> 10kΩ                                                                                                                                                                                                              | C1 can be increased for faster settling time and noise immunity                                                                                                                   |
| Compensation capacitor for<br>second pole.<br>(VBUCK A, B) - Eq. 72<br>Boost - Eq. 41                  | $C2=\frac{1}{\pi \times R3 \times f_{SW}}$ (Farads)                                                               | $C2=\frac{1}{2\pi \times 10 \times f_{C} \times R^{3}} \text{ Assume } R3 > 10 \text{ k}\Omega$                                                                                                                                                                                        | The value of C2 is also critcal for<br>buffering the noise on COMP pin<br>and so the value of capacitance<br>is a trade off between noise and<br>gain band width                  |
| Pole at low frequency with high<br>dc gain.<br>(VBUCK A, B) - Eq. 75<br>Boost - Eq. 46                 | $f_{P1} = \frac{1}{2\pi \times C_O \times R_L} + \frac{1 - D - 0.5}{2\pi \times L \times f_{SW} \times C_O}$ (Hz) | $f_{P1} = \frac{1}{2\pi \times C1 \times R_{EA}}  (Hz)$ $R_{EA} = 1M\Omega \text{ to } 100M\Omega$                                                                                                                                                                                     | First pole is usually at lower<br>frequencies                                                                                                                                     |
| Zero at control loop pole related<br>to output filter LC.<br>(VBUCK A, B) - Eq. 76<br>Boost - Eq. 48   | $v^{f_{Z1}=\frac{1}{2\pi \times C1 \times R3}}$ (Hz)                                                              | $f_{Z} = \frac{1}{2\pi \times C1 \times R3}$ (Hz)                                                                                                                                                                                                                                      | Place zero near the pole due to<br>LC output filter                                                                                                                               |
| Second pole for type 2a.<br>(VBUCK A, B) - Eq. 77<br>Boost - Eq. 47                                    | f <sub>P2</sub> = 1 (Hz) Type 2a                                                                                  | $f_{P2} = \frac{1}{2\pi \times C2 \times R3}$ (Hz)<br>(optional)                                                                                                                                                                                                                       | Place second pole at half switching frequency f <sub>SW</sub>                                                                                                                     |

Copyright © 2010, Texas Instruments Incorporated

## TPS43330-Q1, TPS43332-Q1



www.ti.com

SLVSA82 -MARCH 2010

|                                                  | VBUCKA, VBUCKB                                                                                   | BOOST          | COMMENTS |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------|----------|
| Second pole for type 2b<br>(VBUCK A, B) - Eq. 78 | $f_{P2} = \frac{1}{2\pi \times C_O \times \frac{R3 + R_L}{R3 \times R_L}}  (Hz) \text{ Type 2a}$ | Not applicable |          |
| Second pole for type 1<br>(VBUCK A, B) - Eq. 79  | $f_{P2} = \frac{1}{(2\pi \times C_O + C2) \times R_L}$ (Hz) Type 1                               | Not applicable |          |

## Design Guide – Step by Step Design Procedure

The following example illustrates the design process and component selection for the TPS43330. The design goal parameters are given in the table below.

| Parameter                              | VBUCK A    | VBUCK B    | Boost      |
|----------------------------------------|------------|------------|------------|
|                                        | 6V to 18V  | 6V to 18V  | 3V to 8V   |
| input voltage vi                       | 14V - typ  | 14V - typ  | 5V - typ   |
| Input Ripple Voltage                   | ±0.5V      | ±0.5V      | ±0.1V      |
| Output Voltage VO                      | 5V±2%      | 3.3V±2%    | 7V±5%      |
| Max - Output Current IO                | 2A         | 2A         | 4A         |
| Min – Output Current IO                | 0.1A       | 0.1A       | 0.1A       |
| Load step output tolerance $\Delta VO$ | ±0.2V      | ±0.12V     | ±0.5V      |
| Current Output Load step $\Delta IO$   | 0.1A to 2A | 0.1A to 2A | 0.1A to 4A |
| Converter switching frequency          | 400kHz     | 400kHz     | 200kHz     |

## Schematic



Figure 33. EVM Schematic



SLVSA82 -MARCH 2010

## Selected Design Componenets

| PARAMETER                                                                                            | VBUCK A<br>(V <sub>O</sub> = 5V, I <sub>O</sub> = 2A)                                                                                                          | VBUCK B<br>(V <sub>O</sub> = 3.3V, I <sub>O</sub> = 2A)                                                                             | BOOST<br>(V <sub>O</sub> = 7V, I <sub>O</sub> = 4A)                                                                                                                                                                                         |
|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Duty cycle D<br>(VBUCK A, B) - Eq.45<br>Boost CCM - Eq. 20<br>Boost DCM - Eq. 21                     | $D = \frac{5}{14} = 0.357$                                                                                                                                     | $D = \frac{3.3}{14} = 0.2357$                                                                                                       | $D_{CCM} = 1 - \frac{5}{7 + 0.3} = 0.315$                                                                                                                                                                                                   |
| Current limit sense resistor R <sub>S</sub><br>- Eq.47                                               | $R_{S} = 0.075 / (1.25 * I_{Omax})$<br>$R_{S} = 0.03$                                                                                                          | $R_{S} = 0.075 / (1.25 * I_{Omax})$<br>$R_{S} = 0.03$                                                                               | Not Applicable                                                                                                                                                                                                                              |
| Inductor selection L.<br>(VBUCK A, B) - Eq. 48<br>Boost CCM - Eq. 33<br>Boost DCM - Eq. 22           | $L=\frac{200}{f_{SW}}\times R_{S}$ Where, L = 15 µH                                                                                                            | L= <mark>200</mark> ×R <sub>S</sub><br>Where, L = 15 μH                                                                             | Select I <sub>O-DCM</sub> = 0.1 × I <sub>O</sub> , Where $L_{CCM} = 6 \ \mu H$<br>Chose L = 10 $\mu H$                                                                                                                                      |
| Indcutor ripple current.<br>(VBUCK A, B) - Eq. 53<br>Boost - Eq. 32                                  | $\Delta I_{L_ripple} = 0.42 \text{ A},$ using higher L reduces ripple                                                                                          | $\Delta I_{L_{ripple}} = 0.42 \text{ A},$ using higher L reduces ripple                                                             | $\Delta I_{L_{ripple}} = 1.6 \text{ A},$ using higher L reduces ripple                                                                                                                                                                      |
| Output Capactior C <sub>O</sub><br>(VBUCK A, B) - Eq. 56<br>Boost CCM – Eq. 30<br>Boost DCM – Eq. 25 | $C_{O} = \frac{2 \times \Delta I_{O}}{f_{SW} \times \Delta V_{O}} $ (Farads)<br>= 63.3<br>$\mu F$ Use CO = 100 $\mu F$                                         | $C_{O} = \frac{2 \times \Delta I_{O}}{f_{SW} \times \Delta V_{O}} $ (Farads) =<br>63.3 µF<br>Use C <sub>O</sub> = 100 µF            | $\begin{split} C_{CCMmin} \geq & \frac{I_{Omax}}{\Delta V_O} \times \left(1 - \frac{V_{IN}}{V_O}\right) \times \frac{1}{f_{SW}}  (\text{Farads}) \\ Where \ C_{CCM} = 11 \ \mu\text{F}, \\ Choose \ C_{CCM} > 22 \ \mu\text{F} \end{split}$ |
| Input Capacitor C <sub>IN</sub><br>(VBUCK A, B) - Eq. 61<br>Boost CCM - Eq. 31                       | $C_{IN} = \frac{0.25 \times \Delta I_{Omax}}{f_{SW} \times \Delta V_I} $ (Farads)<br>2.3 µF =                                                                  | $C_{IN} = \frac{0.25 \times \Delta I_{Omax}}{f_{SW} \times \Delta V_I} $ (Farads)<br>2.3 µF =                                       | $\begin{split} C_{\text{IN-CCM}} = & \frac{0.25 \times \Delta I_{\text{Omax}}}{f_{\text{SW}} \times \Delta V_{\text{Iripple}}}  \text{(Farads)} \\ & \text{Where } C_{\text{IN}} = 10 \; \mu\text{F}, \end{split}$                          |
| Soft start C <sub>SS</sub><br>- Eq. 62                                                               | Use $C_{IN} = 10 \ \mu\text{F}$<br>$C_{SS} = \frac{1 \ \mu\text{A} \times \Delta t}{0.8}$<br>Assume 8 ms for soft start<br>$C_{SS} = 10 \ n\text{F}$           | Use C <sub>IN</sub> = 10 µF<br>$C_{SS} = \frac{1\mu A \times \Delta t}{0.8}$ Assume 8 ms for soft start<br>$C_{SS} = 10 \text{ nF}$ | Choose C <sub>IN</sub> = 22 µF<br>Not appicable                                                                                                                                                                                             |
| Bootstrap capacitor C <sub>Boot</sub><br>- Eq. 63                                                    | $\begin{split} C_{Boot} = & \frac{Q_g}{\Delta V}  (Farads) \\ Assume voltage ripple of \\ 0.3V, external FET Qg < 30nC. \\ C_{Boot} = 0.1 \ \mu F \end{split}$ | $C_{Boot} = \frac{Q_g}{\Delta V}$ (Farads)<br>Assume voltage ripple of<br>0.3V, external FET Qg < 30nC.<br>C_{Boot} = 0.1 \mu F     | Not appicable                                                                                                                                                                                                                               |
| Compensation resistor for pole.<br>(VBUCK A, B) - Eq. 70<br>Boost - Eq. 39                           | $R22=\frac{GBW \times 2\pi \times C_O}{Gm \times K_{CFB} \times \beta} = 11.8k,$<br>assume GBW = f <sub>SW</sub> /16. R22 = 11.8k                              | $R23=\frac{GBW \times 2\pi \times C_O}{Gm \times K_{CFB} \times \beta} = 15.5k,$<br>assume GBW = f <sub>SW</sub> /16. R23 = 15k     | $R37 = \frac{B}{Gm} \times \frac{R1 + R2}{R2}$<br>Where, R1 = 821k, R2 = 106k<br>and B = 3.3<br>R37 = 28.8k                                                                                                                                 |
| Compensation capacitor for zero.<br>(VBUCK A, B) - Eq. 71<br>Boost - Eq. 41                          | C23= $\frac{1}{2\pi \times R3 \times 0.1 \times GBW} = 5.3 \text{ nF}$                                                                                         | $C26=\frac{1}{2\pi \times R3 \times 0.1 \times GBW} = 5.8 \text{ nF}$                                                               | $C36 = \frac{1}{2\pi \times R37 \times 0.1 \times f_{C}}$<br>$f_{C} = 40 \text{kHz}, C36 = 1.38 \text{nF}$                                                                                                                                  |
| Compensation capacitor for<br>second pole.<br>(VBUCK A, B) - Eq. 72<br>Boost - Eq. 41                | $C21 = \frac{1}{\pi \times f_{SW} \times R22} = 67 \text{ pF}$                                                                                                 | C22= 1<br>π×f <sub>SW</sub> ×R23 = 72 pF                                                                                            | $C38 = \frac{1}{2\pi \times 10 \times f_{C} \times R37} = 13.8 \text{ pF}$                                                                                                                                                                  |
| Pole at low frequency with high<br>dc gain.<br>(VBUCK A, B) - Eq. 75<br>Boost - Eq. 46               | $f_{P1} = \frac{1}{2\pi \times C_O \times R_L} = 31 \text{Hz}$                                                                                                 | $f_{P1} = \frac{1}{2\pi \times C_O \times R_L} = 31 \text{Hz}$                                                                      | $f_{P1} = \frac{1}{2\pi \times C36 \times R_{EA}} = 26Hz$                                                                                                                                                                                   |
| Zero at control loop pole related<br>to output filter LC.<br>(VBUCK A, B) - Eq. 76<br>Boost - Eq. 48 | $f_{Z1} = \frac{1}{2\pi \times C23 \times R22} = 2.54 \text{kHz}$                                                                                              | $f_{Z1} = \frac{1}{2\pi \times C26 \times R23} = 2.45 \text{kHz}$                                                                   | $f_{Z1} = \frac{1}{2\pi \times C36 \times R37} = 4 \text{kHz}$                                                                                                                                                                              |
| Second pole for type 2a.<br>(VBUCK A, B) - Eq. 77<br>Boost - Eq. 47                                  | $f_{P2} = \frac{1}{2\pi \times C21 \times R22} = 201 \text{kHz}$                                                                                               | $f_{P2} = \frac{1}{2\pi \times C22 \times R23} = 142.6 \text{kHz}$                                                                  | $f_{P2} = \frac{1}{2\pi \times C38 \times R37} = 400 \text{kHz}$                                                                                                                                                                            |
| Second pole for type 2b<br>(VBUCK A, B) - Eq. 78                                                     | $f_{P2} = \frac{1}{2\pi \times C_O \times R22}$                                                                                                                | $f_{P2} = \frac{1}{2\pi \times C_O \times R23}$                                                                                     | Not applicable                                                                                                                                                                                                                              |

Copyright © 2010, Texas Instruments Incorporated

Submit Documentation Feedback 29



www.ti.com

| PARAMETER                                       | VBUCK A                                                 | VBUCK B                                                 | BOOST                                      |
|-------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|--------------------------------------------|
|                                                 | (V <sub>O</sub> = 5V, I <sub>O</sub> = 2A)              | (V <sub>O</sub> = 3.3V, I <sub>O</sub> = 2A)            | (V <sub>O</sub> = 7V, I <sub>O</sub> = 4A) |
| Second pole for type 1<br>(VBUCK A, B) - Eq. 79 | $f_{P2} = \frac{1}{(2\pi \times C_O + C21) \times R_L}$ | $f_{P2} = \frac{1}{(2\pi \times C_O + C22) \times R_L}$ | Not applicable                             |

(83)

## **Power Dissipation**

The power dissipation is largely dependent on the MOSFET driver current and input voltage. The drive current is proportional to the total gate charge of the external MOSFET.

Power dissipation buck regulator controller 1 and 2 is given by Equation 80.

 $P_{GateDrive} = Qg \times V_{DR} \times f_{SW} \quad (Watts)$ (80)

Assuming both high and low side MOSFETs are identical in a synchronous configuration, the total power dissipations is given by Equation 81.

P<sub>BuckController1</sub>=2×Qg×f<sub>SW</sub>×VIN (Watts per channel) (81)

Dual channel controller the total power dissipation is given by Equation 82.

P<sub>BuckController1&2</sub>=4×Qg×f<sub>SW</sub>×VIN (Watts) (82)

IC power consumption is given by Equation 83.  $P_{IC}=I_{a}\times VIN$  (Watts)

Boost regulator driver power dissipation is given by Equation 84.

P<sub>BoostController</sub>=(VINSB-VSTBY)×I<sub>VSTBY</sub> (Watts) (84)

#### Total power dissipation is given by Equation 85.

P<sub>Total</sub>=P<sub>BuckController1&2</sub>+P<sub>BoostController</sub>+P<sub>IC</sub> (Watts) (85)





## PCB Layout Guidelines

#### **Grounding and Circuit Layout Considerations**

The TPS43330 has two separate ground terminations (AGND and PGND) pins. The ground signal consists of a plane to minimize its impedance. Try to separate the low signal ground termination from the power ground signal. The high power noisy circuits like the output, synchronous rectifier, MOSFET driver decoupling capacitor and the input capacitor should be connected to the PGND plane. The AGND plane should only make a single point connection to the PGND plane.

The sensitive nodes like the feedback resistor divider, oscillator resistor (to set frequency), current sense, and compensation circuitry should be connected to the AGND plane.

Keep the high-current carrying loops to a minimum by ensuring optimal component placement. Ensure the bypass capacitors are located as close as possible to their respective power and ground pins.

Sensitive circuits such as sense feedback, frequency setting resistor for the oscillator, current sense and compensation circuits should not be located near the dv/dt nodes; these include the gate drive outputs, phase pins, and boost circuits (bootstrap).



SLVSA82 -MARCH 2010

#### **PCB** Layout

